# **General Description**

The 8735BI-21 is a highly versatile 1:1 Differential-to-3.3V LVPECL clock generator. The CLK, nCLK pair can accept most standard differential input levels. The 8735BI-21 has a fully integrated PLL and can be configured as zero delay buffer, multiplier or divider, and has an output frequency range of 31.25MHz to 700MHz. The reference divider, feedback divider and output divider are each programmable, thereby allowing for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to achieve "zero delay" between the input clock and the output clocks. The PLL\_SEL pin can be used to bypass the PLL for system test and debug purposes. In bypass mode, the reference clock is routed around the PLL and into the internal output dividers.

# **Pin Assignment**



20-pin, 7.5mm x 12.8mm X 2.3MM SOIC Package



32-pin, 5mm x 5mm X 0.925MM VFQFN Package

#### **Features**

- One differential 3.3V LVPECL output pair, one differential feedback output pair
- · Differential CLK, nCLK input pair
- CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, HCSL
- · Output frequency range: 31.25MHz to 700MHz
- Input frequency range: 31.25MHz to 700MHz
- VCO range: 250MHz to 700MHz
- Programmable dividers allow for the following output-to-input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
- External feedback for "zero delay" clock regeneration with configurable frequencies
- · Cycle-to-cycle jitter: 50ps (maximum)
- 3.3V supply voltage
- -40°C to 85°C ambient operating temperature
- · Available in RoHS compliant package

# **Block Diagram**





# **Pin Descriptions and Characteristics**

Table 1. Pin Descriptions<sup>1</sup>

| Name                      | Ту     | /pe      | Description                                                                                                                                                                                                                                                            |
|---------------------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK                       | Input  | Pulldown | Non-inverting differential clock input.                                                                                                                                                                                                                                |
| nCLK                      | Input  | Pullup   | Inverting differential clock input.                                                                                                                                                                                                                                    |
| nFB_IN                    | Input  | Pullup   | Feedback input to phase detector for regenerating clocks with "zero delay". Connect to nQFB.                                                                                                                                                                           |
| FB_IN                     | Input  | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay". Connect to QFB.                                                                                                                                                                            |
| MR                        | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Q and QFB to go low and the inverted outputs nQ and nQFB to go high. When LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. |
| SEL0, SEL1,<br>SEL2, SEL3 | Input  | Pulldown | Determines output divider values in Table 3. LVCMOS / LVTTL interface levels.                                                                                                                                                                                          |
| PLL_SEL                   | Input  | Pullup   | Selects between the PLL and reference clock as the input to the dividers. When LOW, selects reference clock. When HIGH, selects PLL. LVCMOS / LVTTL interface levels.                                                                                                  |
| nQ, Q                     | Output |          | Differential feedback outputs. LVPECL interface levels.                                                                                                                                                                                                                |
| nQFB, QFB                 | Output |          | Differential feedback outputs. LVPECL interface levels.                                                                                                                                                                                                                |
| V <sub>EE</sub>           | Power  |          | Negative supply.                                                                                                                                                                                                                                                       |
| V <sub>CC</sub>           | Power  |          | Core supply.                                                                                                                                                                                                                                                           |
| V <sub>CCA</sub>          | Power  |          | Analog supply.                                                                                                                                                                                                                                                         |
| V <sub>CCO</sub>          | Power  |          | Output supply.                                                                                                                                                                                                                                                         |

NOTE 1: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       | IN, nIN         |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



Table 3A. Control Input Function Table 1

|      |      |      | Inputs |                                 | Outputs PLL_SEL = 1 PLL Enable Mode |
|------|------|------|--------|---------------------------------|-------------------------------------|
| SEL3 | SEL2 | SEL1 | SEL0   | Reference Frequency Range (MHz) | Q, nQ; QFB, nQFB                    |
| 0    | 0    | 0    | 0      | 250-700                         | ÷ 1 (default)                       |
| 0    | 0    | 0    | 1      | 125 - 350                       | ÷ 1                                 |
| 0    | 0    | 1    | 0      | 62.5 - 175                      | ÷ 1                                 |
| 0    | 0    | 1    | 1      | 31.25 - 87.5                    | ÷ 1                                 |
| 0    | 1    | 0    | 0      | 250 - 700                       | ÷ 2                                 |
| 0    | 1    | 0    | 1      | 125 - 350                       | ÷ 2                                 |
| 0    | 1    | 1    | 0      | 62.5 - 175                      | ÷ 2                                 |
| 0    | 1    | 1    | 1      | 250 - 700                       | ÷ 4                                 |
| 1    | 0    | 0    | 0      | 125 - 350                       | ÷ 4                                 |
| 1    | 0    | 0    | 1      | 250 - 700                       | ÷ 8                                 |
| 1    | 0    | 1    | 0      | 125 - 350                       | x 2                                 |
| 1    | 0    | 1    | 1      | 62.5 - 175                      | x 2                                 |
| 1    | 1    | 0    | 0      | 31.25 - 87.5                    | x 2                                 |
| 1    | 1    | 0    | 1      | 62.5 - 175                      | x 4                                 |
| 1    | 1    | 1    | 0      | 31.25 - 87.5                    | x 4                                 |
| 1    | 1    | 1    | 1      | 31.25 - 87.5                    | x 8                                 |

NOTE 1: VCO frequency range for all configurations above is 250MHz to 700MHz.

Table 3B. PLL Bypass Function Table 1

|      | Inp  | Outputs PLL_SEL = 0 PLL Bypass Mode |      |                  |
|------|------|-------------------------------------|------|------------------|
| SEL3 | SEL2 | SEL1                                | SEL0 | Q, nQ; QFB, nQFB |
| 0    | 0    | 0                                   | 0    | ÷ 4 (default)    |
| 0    | 0    | 0                                   | 1    | ÷ 4              |
| 0    | 0    | 1                                   | 0    | ÷ 4              |
| 0    | 0    | 1                                   | 1    | ÷ 8              |
| 0    | 1    | 0                                   | 0    | ÷ 8              |
| 0    | 1    | 0                                   | 1    | ÷ 8              |
| 0    | 1    | 1                                   | 0    | ÷ 16             |
| 0    | 1    | 1                                   | 1    | ÷ 16             |
| 1    | 0    | 0                                   | 0    | ÷ 32             |
| 1    | 0    | 0                                   | 1    | ÷ 64             |
| 1    | 0    | 1                                   | 0    | ÷ 2              |
| 1    | 0    | 1                                   | 1    | ÷ 2              |
| 1    | 1    | 0                                   | 0    | ÷ 4              |
| 1    | 1    | 0                                   | 1    | ÷ 1              |
| 1    | 1    | 1                                   | 0    | ÷ 2              |
| 1    | 1    | 1                                   | 1    | ÷ 1              |

NOTE 1: VCO frequency range for all configurations above is 250MHz to 700MHz.



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Electrical Characteristics* or *AC Electrical Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                  | Rating                           |
|---------------------------------------|----------------------------------|
| Supply Voltage, V <sub>CC_X</sub>     | 4.6V                             |
| Inputs, V <sub>CC</sub>               | -0.5V to V <sub>CC</sub> + 0.5V  |
| Outputs, V <sub>CCO</sub>             | -0.5V to V <sub>CCO</sub> + 0.5V |
| Junction Temperature, T <sub>J</sub>  | 125°C                            |
| Storage Temperature, T <sub>STG</sub> | -65°C to 150°C                   |

# **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub>  | Core Supply Voltage   |                 | 3.135   | 3.3     | 3.465   | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| $V_{CCO}$        | Output Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |         |         | 155     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         |         | 17      | mA    |

# Table 4B. LVCMOS/LVTTL Input DC Characteristics, $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter             |                               | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|-------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Vol        | tage                          |                                                | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Volt        | age                           |                                                | -0.3    |         | 0.8                   | V     |
| l lu i          | Input High<br>Current | SEL0, SEL1,<br>SEL2, SEL3, MR | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V     |         |         | 150                   | μΑ    |
|                 | Current               | PLL_SEL                       | $V_{CC} = V_{IN} = 3.465V$                     |         |         | 5                     | μΑ    |
| I <sub>IL</sub> | Input Low             | SEL0, SEL1,<br>SEL2, SEL3, MR | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                       | μA    |
|                 | Current               | PLL_SEL                       | $V_{CC} = 3.465V, V_{IN} = 0V$                 | -150    |         |                       | μA    |



Table 4C. Differential Input DC Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter    |                                 | Test Conditions                | Minimum                | Typical | Maximum                | Units |
|------------------|--------------|---------------------------------|--------------------------------|------------------------|---------|------------------------|-------|
|                  | Input High   | CLK, FB_IN                      | $V_{CC} = V_{IN} = 3.465V$     |                        |         | 150                    | μΑ    |
| 'IH              | Current      | nCLK, nFB_IN                    | $V_{CC} = V_{IN} = 3.465V$     |                        |         | 5                      | μΑ    |
|                  | Input Low    | CLK, FB_IN                      | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5                     |         |                        | μΑ    |
| ¹IL              | Current      | nCLK, nFB_IN                    | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150                   |         |                        | μΑ    |
| V <sub>PP</sub>  | Peak-to-Peak | Voltage <sup>1</sup>            |                                | 0.15                   |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mod   | e Input Voltage <sup>2, 3</sup> |                                | V <sub>EE</sub> + 0.5V |         | V <sub>CC</sub> – 0.85 | V     |

NOTE 1:  $V_{IL}$  should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $V_{IH}$ .

NOTE 3: For single ended applications, the maximum input voltage for CLK, nCLK is  $V_{CC}$  + 0.3V.

Table 4D. LVPECL DC Characteristics,  $V_{CC} = V_{CCO} = 3.3 V \pm 5\%$ ,  $T_A = -40 ^{\circ} C$  to  $85 ^{\circ} C$ 

| Symbol          | Parameter                        | Test Conditions | Minimum                | Typical | Maximum                | Units |
|-----------------|----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub> | Output High Voltage <sup>1</sup> |                 | V <sub>CCO</sub> - 1.4 |         | V <sub>CCO</sub> - 0.9 | V     |
| V <sub>OL</sub> | Output Low Voltage <sup>1</sup>  |                 | V <sub>CCO</sub> - 2.1 |         | V <sub>CCO</sub> - 1.7 | V     |
| $V_{SWING}$     | Peak-to-Peak Voltage Swing       |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $\mbox{V}_{\mbox{CCO}}$  – 2V.

# Table 5. Input Frequency Characteristics, $V_{CC} = V_{CCO} = 3.3 V \pm 5\%$ , $T_A = 0^{\circ} C$ to $85^{\circ} C$

| Symbol | Parameter       |           | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-----------------|-----------|-----------------|---------|---------|---------|-------|
|        | Input Eroguanav | CLK ~CLK  | PLL_SEL = 1     | 31.25   |         | 700     | MHz   |
| IN     | Input Frequency | CLK, nCLK | PLL_SEL = 0     |         |         | 700     | MHz   |



# **AC Electrical Characteristics**

Table 6. Input Frequency Characteristics,  $V_{CC} = V_{CCO} = 3.3V \pm 5\%$ ,  $T_A = 0$ °C to 85°C <sup>1</sup>

| Symbol                          | Parameter                             | Test Conditions           | Minimum | Typical | Maximum | Units |
|---------------------------------|---------------------------------------|---------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                | Output Frequency                      |                           |         |         | 700     | MHz   |
| t <sub>PD</sub>                 | Propagation Delay <sup>2</sup>        | PLL_SEL = 0V, f ≤ 700MHz  | 2.8     |         | 4.9     | ns    |
| tsk(o)                          | Output Skew <sup>3, 4</sup>           | PLL_SEL = 0V              |         |         | 35      | ps    |
| t(Ø)                            | Static Phase Offset <sup>4, 5</sup>   | PLL_SEL = 3.3V            | -100    |         | 200     | ps    |
| tjit(cc)                        | Cycle-to-Cycle Jitter <sup>4, 6</sup> |                           |         |         | 50      | ps    |
| tjit(θ)                         | Phase Jitter <sup>4, 6, 7</sup>       |                           |         |         | ±80     | ps    |
| t <sub>L</sub>                  | PLL Lock Time                         |                           |         |         | 1       | ms    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                 | 20% to 80% @ 50MHz        | 200     |         | 700     | ps    |
| odc                             | Output Duty Cycle                     | f <sub>OUT</sub> ≤ 250MHz | 47      |         | 53      | %     |

NOTE 1: All parameters measured at f<sub>OUT</sub> unless noted otherwise.

- NOTE 2: Measured from the differential input crosspoint to the differential output crosspoint.
- NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential crosspoint.
- NOTE 4: This parameter is defined in accordance with JEDEC Standard 65.
- NOTE 5: Defined as the time difference between the input reference clock and the averaged feedback input signal across all conditions, when the PLL is locked and the input reference frequency is stable.
- NOTE 6: Characterized at VCO frequency of 622MHz,.
- NOTE 7: Phase jitter is dependent on the input source used.



## **Parameter Measurement Information**



# nCLK — Cross Points — V<sub>CMR</sub> —

# 3.3V Output Load Test Circuit



**Differential Input Level** 



#### **Phase Jitter and Static Phase Offset**



**Output Skew** 



# Cycle-to-Cycle Jitter



**Output Rise/Fall Time** 



**Output Duty Cycle/Pulse Width/Period** 

**Propagation Delay** 



# **Application Information**

# **Recommendations for Unused Input and Output Pins**

#### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### Wiring the Differential Input to Accept Single-Ended Levels

Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1 = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R3 and R4 can be  $100\Omega$ . The

values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{\rm IL}$  cannot be less than -0.3V and  $V_{\rm IH}$  cannot be more than  $V_{\rm CC}$  + 0.3V. Suggested edge rate faster than 1V/ns. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels



## 3.3V Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. *Figure 2A to Figure 2E* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only.

Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in *Figure 2A*, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver



Figure 2D. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 2E. CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 2C. Figure 2E.CLK/nCLK Input Driven by a 3.3V LVDS Driver



#### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential output is a low impedance follower output that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figure 3A and Figure 3B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 3A. 3.3V LVPECL Output Termination



Figure 3B. 3.3V LVPECL Output Termination



## **Schematic Example**

*Figure 4* shows a schematic example of the 8735BI-21. In this example, the input is driven by an HCSL driver. The zero delay buffer is configured to operate at 155.52MHz input and 77.75MHz output. The logic control pins are configured as follows:

SEL [3:0] = 0101; PLL\_SEL = 1. The decoupling capacitors should be physically located near the power pin. For 8735BI-21.



Figure 4. 8735BI-21 LVPECL Buffer Schematic Example



#### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 5*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a quideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package, Amkor Technology.



Figure 5. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8735BI-21. Equations and example calculations are also provided.

Max  $I_{CC\_MA}$  at worst case:

 $85^{\circ}C = \bar{1}33mA$ 

#### 1. Power Dissipation.

The total power dissipation for the 8735BI-21 is the sum of the core power plus the power dissipated due to loading. The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated due to loading.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>CC\_MAX</sub> = 3.465V \* 155mA = 537mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power\_MAX = (3.465V, with all outputs switching) = 537mW + 60mW = 597mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 46.2°C/W per Table 7A, and 33.1°C/W per Table 7B below:

Therefore, Tj for an ambient temperature of 85°C with all outputs switching for 20-Lead SOIC is:

 $85^{\circ}\text{C} + 0.597\text{W} * 46.2^{\circ}\text{C/W} = 112.6^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

Therefore, Tj for an ambient temperature of 85°C with all outputs switching for 32-Lead VFQFN is:

 $85^{\circ}\text{C} + 0.597\text{W} * 33.1^{\circ}\text{C/W} = 104.8^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7A. Thermal Resistance  $\theta_{JA}$  for 20 Lead SOIC, Forced Convection

| θ <sub>JA</sub> vs. Air Flow                |          |          |          |  |  |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|--|--|
| Linear Feet per Minute                      | 0        | 200      | 500      |  |  |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 46.2°C/W | 39.7°C/W | 36.8°C/W |  |  |  |  |  |

Table 7B. Thermal Resistance  $\theta_{JA}$  for 32 Lead VFQFN, Forced Convection

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 3        |
| Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 28.1°C/W | 25.4°C/W |



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 6.



Figure 6. LVPECL Driver Circuit and Termination

To calculate power dissipation due to loading, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CCO} - 2V$ .

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 0.9V$  $(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.9V$
- For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CCO\_MAX</sub> 1.7V
   (V<sub>CCO\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



# **Reliability Information**

Table 8A.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 20 Lead SOIC

| $	heta_{\sf JA}$ vs. Air Flow               |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Linear Feet per Minute                      | 0        | 200      | 500      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 46.2°C/W | 39.7°C/W | 36.8°C/W |

Table 8B.  $\theta_{JA}$  vs. Air Flow Table for a 32 Lead VFQFN, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 3        |
| Multi-Layer PCB, JEDEC Standard Test Boards | 33.1°C/W | 28.1°C/W | 25.4°C/W |

# **Transistor Count**

The transistor count for 8735BI-21 is: 2969

# **Package Outline and Package Dimensions**

Package Outline - M Suffix for 20 Lead SOIC





Reference Document: JEDEC Publication 95, MS-013, MS-119

Table 9A. Package Dimensions for 20 Lead SOIC

| 300 Millimeters All Dimensions in Millimeters |            |         |  |
|-----------------------------------------------|------------|---------|--|
| Symbol                                        | Minimum    | Maximum |  |
| N                                             | 20         |         |  |
| Α                                             |            | 2.65    |  |
| <b>A</b> 1                                    | 0.10       |         |  |
| A2                                            | 2.05       | 2.55    |  |
| В                                             | 0.33       | 0.51    |  |
| С                                             | 0.18       | 0.32    |  |
| D                                             | 12.60      | 13.00   |  |
| E                                             | 7.40       | 7.60    |  |
| е                                             | 1.27 Basic |         |  |
| Н                                             | 10.00      | 10.65   |  |
| h                                             | 0.25       | 0.75    |  |
| L                                             | 0.40       | 1.27    |  |
| α                                             | 0°         | 7°      |  |



#### Package Outline - K Suffix for 32 Lead VFQFN







There are 2 methods of indicating pin 1 corner at the back of the VFQFN package:

- 1. Type A: Chamfer on the paddle (near pin 1)
- 2. Type C: Mouse bite on the paddle (near pin 1)

Table 9B. Package Dimensions

| JEDEC Variation: VHHD-2/-4 All Dimensions in Millimeters |                |         |         |  |
|----------------------------------------------------------|----------------|---------|---------|--|
| Symbol                                                   | Minimum        | Nominal | Maximum |  |
| N                                                        | 32             |         |         |  |
| Α                                                        | 0.80 1.00      |         |         |  |
| A1                                                       | 0 0.05         |         |         |  |
| А3                                                       | 0.25 Ref.      |         |         |  |
| b                                                        | 0.18           | 0.25    | 0.30    |  |
| N <sub>D</sub> & N <sub>E</sub>                          |                |         | 8       |  |
| D&E                                                      | 5.00 Basic     |         |         |  |
| D2 & E2                                                  | 3.0            |         | 3.3     |  |
| е                                                        | 0.50 Basic     |         |         |  |
| L                                                        | 0.30 0.40 0.50 |         |         |  |

Reference Document: JEDEC Publication 95, MO-220

NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pin-out are shown on the front page. The package dimensions are in *Table 9B*.



# **Ordering Information**

**Table 10. Ordering Information** 

| Part/Order Number | Marking      | Package                  | Shipping Packaging | Temperature   |
|-------------------|--------------|--------------------------|--------------------|---------------|
| 8735BMI-21LF      | 8735BMI-21LF | 20 Lead SOIC, Lead-Free  | Tube               | -40°C to 85°C |
| 8735BMI-21LFT     | 8735BMI-21LF | 20 Lead SOIC, Lead-Free  | Tape & Reel        | -40°C to 85°C |
| 8735BKI-21LF      | 735BI21L     | 32 Lead VFQFN, Lead-Free | Tray               | -40°C to 85°C |
| 8735BKI-21LFT     | 735BI21L     | 32 Lead VFQFN, Lead-Free | Tape & Reel        | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.