# **RENESAS** Crystal-to-HCSL 156.25MHz or 155.52MHz Clock Synthesizer

### **PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES AUGUST 14, 2016**

## DATA SHEET

## **General Description**

The 841S104I-02 is a PLL-based clock synthesizer specifically designed for Ethernet and SONET<sup>TM</sup> Clock applications. This device generates either a 156.25MHz or 155.52MHz differential HCSL clock from an input reference of either 25MHz or 19.44MHz. The input reference may be derived from an external source or by the addition of a 25MHz or a 19.44MHz crystal to the on-chip crystal oscillator. An external reference may be applied to the XTAL\_IN pin with the XTAL\_OUT pin left floating. An I<sup>2</sup>C bus interface is used to enable or disable each individual clock output. The 841S104I-02 is available in a lead-free 24-Lead package.

## **Features**

- Four 0.7V current mode differential HCSL output pairs
- Crystal oscillator interface: 25MHz or 19.44MHz
- Output frequency: 156.25MHz or 155.52MHz
- RMS phase jitter @ 156.25MHz (12kHz 20MHz): 0.691ps (typical)
- Cycle-to-cycle jitter: 25ps (maximum)
- I<sup>2</sup>C support with readback capabilities up to 400kHz
- 3.3V operating supply mode
- -40°C to 85°C ambient operating temperature
- Available lead-free (RoHS 6) package
- Use replacement part 8T49N241-dddNLGI

# **Block Diagram**



# **Pin Assignment**



841S104I-02 24-Lead TSSOP 4.4mm x 7.8mm x 0.925mm package body G Package Top View

# Table 1. Pin Descriptions

| Number              | Name                 | Ту     | vpe      | Description                                                                                                                                                              |
|---------------------|----------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2                | SRCT3, SRCC3         | Output |          | Differential output pair. HCSL interface levels.                                                                                                                         |
| 3, 9, 11,<br>13, 16 | V <sub>SS</sub>      | Power  |          | Power supply ground.                                                                                                                                                     |
| 4, 10,<br>17, 22    | V <sub>DD</sub>      | Power  |          | Positive supply pins.                                                                                                                                                    |
| 5, 6                | SRCT2, SRCC2         | Output |          | Differential output pair. HCSL interface levels.                                                                                                                         |
| 7, 8                | SRCT1, SRCC1         | Output |          | Differential output pair. HCSL interface levels.                                                                                                                         |
| 12                  | IREF                 | Input  |          | An external fixed precision resistor (475 $\Omega$ ) from this pin to ground provides a reference current used for differential current-mode SRCCx, SRCTx clock outputs. |
| 14                  | V <sub>DDA</sub>     | Power  |          | Analog supply for PLL.                                                                                                                                                   |
| 15                  | FREQ_SEL             | Input  | Pulldown | Selects output frequency and I <sup>2</sup> C address (See Table 3).                                                                                                     |
| 18,<br>19           | XTAL_IN,<br>XTAL_OUT | Input  |          | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output.                                                                                              |
| 20                  | SCLK                 | Input  | Pullup   | I <sup>2</sup> C compatible SCLK. This pin has an internal pullup resistor.<br>LVCMOS/LVTTL interface levels.                                                            |
| 21                  | SDATA                | I/O    | Pullup   | I <sup>2</sup> C compatible SDATA. This pin has an internal pullup resistor. Open drain. LVCMOS/LVTTL interface levels.                                                  |
| 23, 24              | SRCT4, SRCC4         | Output |          | Differential output pair. HCSL interface levels.                                                                                                                         |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 2       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

# **Function Tables**

Table 3. FREQ\_SEL

| FREQ_SEL | Required Crystal (MHz) | Output Frequency Configuration | I <sup>2</sup> C Address |
|----------|------------------------|--------------------------------|--------------------------|
| 0        | 25                     | 156.25MHz                      | 11010100 (D4h)           |
| 1        | 19.44                  | 155.52MHz                      | 11010110 (D6h)           |

NOTE: The slave receiver address is 11010100 (D4h) or 11010110 (D6h) based on the setting of the FREQ\_SEL pin.

## **Serial Data Interface**

To enhance the flexibility and function of the clock synthesizer, a two-signal I<sup>2</sup>C serial interface is provided. Through the Serial Data Interface, various device functions, such as clock output buffers, can be individually enabled or disabled. The registers associated with the

## **Data Protocol**

The clock driver serial protocol accepts byte write, byte read, block write and block read operations from the controller. For block write/read operation, the bytes must be accessed in sequential order from lowest to highest byte (most significant bit first) with the ability to stop after any complete byte has been transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code, as described in Table 4A.

serial interface initialize to their default settings upon power-up, and therefore, use of this interface is optional. Clock device register changes are normally made upon system initialization, if any are required.

The block write and block read protocol is outlined in Table 4B, while Table 4C outlines the corresponding byte write and byte read protocol. The slave receiver address is 11010100 (D4h) or 11010110 (D6h) based on the setting of the FREQ\_SEL pin.

### Table 4A.Command Code Definition

| Bit | Description                                                                                                              |
|-----|--------------------------------------------------------------------------------------------------------------------------|
| 7   | 0 = Block read or block write operation, 1 = Byte read or byte write operation                                           |
| 6:5 | Chip select address, set to "00" to access device                                                                        |
| 4:0 | Byte offset for byte read or byte write operation. For block read or block write operations, these bits must be "00000". |

#### Table 4B. Block Read and Block Write Protocol

| Bit   | Description = Block Write    | Bit   | Description = Block Read          |
|-------|------------------------------|-------|-----------------------------------|
| 1     | Start                        | 1     | Start                             |
| 2:8   | Slave address - 7 bits       | 2:8   | Slave address - 7 bits            |
| 9     | Write                        | 9     | Write                             |
| 10    | Acknowledge from slave       | 10    | Acknowledge from slave            |
| 11:18 | Command Code - 8 bits        | 11:18 | Command Code - 8 bits             |
| 19    | Acknowledge from slave       | 19    | Acknowledge from slave            |
| 20:27 | Byte Count - 8 bits          | 20    | Repeat start                      |
| 28    | Acknowledge from slave       | 21:27 | Slave address - 7 bits            |
| 29:36 | Data byte 1 - 8 bits         | 28    | Read = 1                          |
| 37    | Acknowledge from slave       | 29    | Acknowledge from slave            |
| 38:45 | Data byte 2 - 8 bits         | 30:37 | Byte Count from slave - 8 bits    |
| 46    | Acknowledge from slave       | 38    | Acknowledge                       |
|       | Data Byte/Slave Acknowledges | 39:46 | Data Byte 1 from slave - 8 bits   |
|       | Data Byte N - 8 bits         | 47    | Acknowledge                       |
|       | Acknowledge from slave       | 48:55 | Data Byte 2 from slave - 8 bits   |
|       | Stop                         | 56    | Acknowledge                       |
|       |                              |       | Data Bytes from Slave/Acknowledge |
|       |                              |       | Data Byte N from slave - 8 bits   |
|       |                              |       | Not Acknowledge                   |

## Table 4C. Byte Read and Byte Write Protocol

| Bit   | Description = Byte Write | Bit   | Description = Byte Read  |
|-------|--------------------------|-------|--------------------------|
| 1     | Start                    | 1     | Start                    |
| 2:8   | Slave address - 7 bits   | 2:8   | Slave address - 7 bits   |
| 9     | Write                    | 9     | Write                    |
| 10    | Acknowledge from slave   | 10    | Acknowledge from slave   |
| 11:18 | Command Code - 8 bits    | 11:18 | Command Code - 8 bits    |
| 19    | Acknowledge from slave   | 19    | Acknowledge from slave   |
| 20:27 | Data Byte- 8 bits        | 20    | Repeat start             |
| 28    | Acknowledge from slave   | 21:27 | Slave address - 7 bits   |
| 29    | Stop                     | 28    | Read                     |
|       |                          | 29    | Acknowledge from slave   |
|       |                          | 30:37 | Data from slave - 8 bits |
|       |                          | 38    | Not Acknowledge          |
|       |                          | 39    | Stop                     |

## **Control Registers**

### Table 4D. Byte 0: Control Register 0

| Bit | @Pup | Name      | Description                                                 |
|-----|------|-----------|-------------------------------------------------------------|
| 7   | 0    | Reserved  | Reserved                                                    |
| 6   | 1    | SRC[T/C]4 | SRC[T/C]4 Output Enable<br>0 = Disable (Hi-Z)<br>1 = Enable |
| 5   | 1    | SRC[T/C]3 | SRC[T/C]3 Output Enable<br>0 = Disable (Hi-Z)<br>1 = Enable |
| 4   | 1    | SRC[T/C]2 | SRC[T/C]2 Output Enable<br>0 = Disable (Hi-Z)<br>1 = Enable |
| 3   | 1    | SRC[T/C]1 | SRC[T/C]1 Output Enable<br>0 = Disable (Hi-Z)<br>1 = Enable |
| 2   | 1    | Reserved  | Reserved                                                    |
| 1   | 0    | Reserved  | Reserved                                                    |
| 0   | 0    | Reserved  | Reserved                                                    |

NOTE: Pup denotes power-up.

### Table 4E. Byte 1: Control Register 1

|     |      | •        |             |
|-----|------|----------|-------------|
| Bit | @Pup | Name     | Description |
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

### Table 4F. Byte 2: Control Register 2

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 1    | Reserved | Reserved    |
| 6   | 1    | Reserved | Reserved    |
| 5   | 1    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 1    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 1    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

## Table 4G. Byte 3:Control Register 3

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 1    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 1    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 1    | Reserved | Reserved    |
| 2   | 1    | Reserved | Reserved    |
| 1   | 1    | Reserved | Reserved    |
| 0   | 1    | Reserved | Reserved    |

NOTE: Pup denotes power-up.

## Table 4H. Byte 4: Control Register 4

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 1    | Reserved | Reserved    |

### Table 4I. Byte 5: Control Register 5

| Bit | @Pup | Name     | Description |
|-----|------|----------|-------------|
| 7   | 0    | Reserved | Reserved    |
| 6   | 0    | Reserved | Reserved    |
| 5   | 0    | Reserved | Reserved    |
| 4   | 0    | Reserved | Reserved    |
| 3   | 0    | Reserved | Reserved    |
| 2   | 0    | Reserved | Reserved    |
| 1   | 0    | Reserved | Reserved    |
| 0   | 0    | Reserved | Reserved    |

### Table 4J. Byte 6: Control Register 6

| Bit | @Pup | Name      | Description                                                                         |
|-----|------|-----------|-------------------------------------------------------------------------------------|
| 7   | 0    | TEST_SEL  | REF/N or Hi-Z Select<br>0 = Hi-Z, 1 = REF/N                                         |
| 6   | 0    | TEST_MODE | TEST Clock<br>Mode Entry Control<br>0 = Normal Operation,<br>1 = REF/N or Hi-Z Mode |
| 5   | 0    | Reserved  | Reserved                                                                            |
| 4   | 1    | Reserved  | Reserved                                                                            |
| 3   | 0    | Reserved  | Reserved                                                                            |
| 2   | 0    | Reserved  | Reserved                                                                            |
| 1   | 1    | Reserved  | Reserved                                                                            |
| 0   | 1    | Reserved  | Reserved                                                                            |

### Table 4K. Byte 7: Control Register 7

| Bit | @Pup | Name | Description         |
|-----|------|------|---------------------|
| 7   | 0    |      | Revision Code Bit 3 |
| 6   | 0    |      | Revision Code Bit 2 |
| 5   | 0    |      | Revision Code Bit 1 |
| 4   | 0    |      | Revision Code Bit 0 |
| 3   | 0    |      | Vendor ID Bit 3     |
| 2   | 0    |      | Vendor ID Bit 2     |
| 1   | 0    |      | Vendor ID Bit 1     |
| 0   | 1    |      | Vendor ID Bit 0     |

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                              | Rating                                                   |
|---------------------------------------------------|----------------------------------------------------------|
| Supply Voltage, V <sub>DD</sub>                   | 4.6V                                                     |
| Inputs, V <sub>I</sub><br>XTAL_IN<br>Other Inputs | 0V to V <sub>DD</sub><br>-0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, V <sub>O</sub>                           | -0.5V to V <sub>DD</sub> + 0.5V                          |
| Package Thermal Impedance, $\theta_{JA}$          | 77.5°C/W (0 mps)                                         |
| Storage Temperature, T <sub>STG</sub>             | -65°C to 150°C                                           |

# **DC Electrical Characteristics**

### Table 5A. Power Supply DC Characteristics, $V_{DD}$ = 3.3V ± 5%, $T_A$ = -40°C to 85°C

| Symbol           | Parameter               | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-------------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Positive Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage   |                 | V <sub>DD</sub> – 0.21 | 3.3     | V <sub>DD</sub> | V     |
| I <sub>DD</sub>  | Power Supply Current    |                 |                        |         | 71              | mA    |
| I <sub>DDA</sub> | Analog Supply Current   |                 |                        |         | 21              | mA    |

NOTE: The device has a power sequence requirement, refer to the Applications Section.

### Table 5B. LVCMOS/LVTTL DC Characteristics, $V_{DD}$ = 3.3V ± 5%, $T_A$ = -40°C to 85°C

| Symbol          | Parameter           |             | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|-------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |             |                                                | 2.2     |         | V <sub>DD</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage   |             |                                                | -0.3    |         | 0.8                   | V     |
|                 | Input High Current  | SDATA, SCLK | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 10                    | μA    |
| Чн              | input riigh Current | FREQ_SEL    | $V_{DD} = V_{IN} = 3.465V$                     |         |         | 150                   | μA    |
|                 | Input Low Current   | SDATA, SCLK | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         |                       | μA    |
| ۱Ľ              | input Low Current   | FREQ_SEL    | $V_{DD} = 3.465 V, V_{IN} = 0 V$               | -10     |         |                       | μA    |

#### **Table 6. Crystal Characteristics**

| Parameter                          | Test Conditions | Minimum     | Typical     | Maximum | Units |
|------------------------------------|-----------------|-------------|-------------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |             |         |       |
| Frequency                          |                 |             | 19.44 or 25 |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |             | 50      | Ω     |
| Shunt Capacitance                  |                 |             |             | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.

# **AC Electrical Characteristics**

| Symbol             | Parameter                                                           | Test Conditions                                                         | Minimum | Typical | Maximum | Units |
|--------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------|---------|---------|---------|-------|
| 4                  |                                                                     | Using 25MHz Crystal                                                     |         | 156.25  |         | MHz   |
| f <sub>MAX</sub>   | Output Frequency                                                    | Using 19.44MHz Crystal                                                  |         | 155.52  |         | MHz   |
|                    | Phase Jitter, RMS (Random);                                         | 19.44MHz crystal, $f = 155.52MHz$ ,<br>Integration Range: 12kHz – 20MHz |         | 0.849   |         | ps    |
| <i>t</i> jit(Ø)    | NOTE 1                                                              | 25MHz crystal, $f = 156.25$ MHz,<br>Integration Range: 12kHz – 20MHz    |         | 0.691   |         | ps    |
| <i>t</i> sk(o)     | Output Skew; NOTE 2, 3                                              |                                                                         |         |         | 30      | ps    |
| <i>t</i> jit(cc)   | Cycle-to-Cycle Jitter; NOTE 2                                       | PLL Mode                                                                |         |         | 25      | ps    |
| tL                 | PLL Lock Time                                                       |                                                                         |         |         | 100     | ms    |
| V <sub>RB</sub>    | Ring-back Voltage Margin;<br>NOTE 4, 5                              |                                                                         | -100    |         | 100     | mV    |
| V <sub>MAX</sub>   | Voltage High; NOTE 6, 7                                             |                                                                         |         |         | 1150    | mV    |
| V <sub>MIN</sub>   | Voltage Low; NOTE 6, 8                                              |                                                                         | -300    |         |         | mV    |
| V <sub>CROSS</sub> | Absolute Crossing Voltage;<br>NOTE 6, 9, 10                         |                                                                         | 250     |         | 550     | mV    |
| $\Delta V_{CROSS}$ | Total Variation of V <sub>CROSS</sub> over all edges; NOTE 6, 9, 11 |                                                                         |         |         | 150     | mV    |
|                    | Rise/Fall Edge Rate;<br>NOTE 6, 12                                  | Measured between<br>150mV to +150mV                                     | 0.6     |         | 4.0     | V/ns  |
| odc                | Output Duty Cycle                                                   |                                                                         | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized using 19.44MHz and 25MHz crystals.

NOTE 1: Refer to phase jitter plot.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

NOTE 4: Measurement taken from differential waveform.

NOTE 5:  $T_{STABLE}$  is the time the differential clock must maintain a minimum ± 150mV differential voltage after rising/falling edges before it is allowed to drop back into the V<sub>RB</sub> ±100mV differential range.

NOTE 6: Measurement taken from single-ended waveform.

NOTE 7: Defined as the maximum instantaneous voltage including overshoot. See Parameter Measurement Information Section.

NOTE 8: Defined as the minimum instantaneous voltage including undershoot. See Parameter Measurement Information Section.

NOTE 9: Measured at crossing point where the instantaneous voltage value of the rising edge of SRCT equals the falling edge of SRCC.

NOTE 10: Refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. Refers to all crossing points for this measurement.

NOTE 11: Defined as the total variation of all crossing voltages of rising SRCT and falling SRCC, This is the maximum allowed variance in Vcross for any particular system.

NOTE 12: Measured from -150mV to +150mV on the differential waveform (SRCT minus SRCC). The signal must be monotonic through the measurement region for rise and fall time. The 300mV measurement window is centered on the differential zero crossing.

# **Typical Phase Noise at 155.52MHz**



**Typical Phase Noise at 156.25MHz** 



Noise Power

# RENESAS





3.3V HCSL Output Load AC Test Circuit



**Cycle-to-Cycle Jitter** 





3.3V HCSL Output Load AC Test Circuit



**RMS Phase Jitter** 



**Differential Measurement Points for Rise/Fall Edge Rate** 

### **Output Skew**

# Parameter Measurement Information, continued



**Differential Measurement Points for Ringback** 



Single-ended Measurement Points for Absolute Cross Point and Swing



**Differential Measurement Points for Duty Cycle/Period** 





# RENESAS

# **Applications Information**

## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 841S104I-02 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. V<sub>DD</sub> and V<sub>DDA</sub> should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic V<sub>DD</sub> pin and also shows that V<sub>DDA</sub> requires that an additional 10 $\Omega$  resistor along with a 10µF bypass capacitor be connected to the V<sub>DDA</sub> pin.



Figure 1. Power Supply Filtering

## **Power Supply Sequence Requirement**

The 841S104I-02 has a power supply sequence requirement. This device requires that  $V_{DD}$  and  $V_{DDA}$  are powered simultaneously. This device has been characterized using the recommended power supply filtering techniques in *Figure 1*.

### **Power Sequence:**

1.  $V_{\text{DD}}$  and  $V_{\text{DDA}}$ 

# **Recommendations for Unused Input and Output Pins**

## Inputs:

## **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Outputs:**

### **Differential Outputs**

All unused differential outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

## **Crystal Input Interface**

The 841S104I-02 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant



Figure 2. Crystal Input Interface

## **Overdriving the XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3A*. The XTAL\_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition,

matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and making R2 50 $\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.



Figure 3A. General Diagram for LVCMOS Driver to XTAL Input Interface



Figure 3B. General Diagram for LVPECL Driver to XTAL Input Interface

Rev A 8/14/15

## **Recommended Termination**

*Figure 4A* is the recommended termination for applications which require the receiver and driver to be on a separate PCB. All traces should be  $50\Omega$  impedance.



Figure 4A. Recommended Termination

*Figure 4B* is the recommended termination for applications which require a point to point connection and contain the driver and receiver on the same PCB. All traces should all be  $50\Omega$  impedance.



Figure 4B. Recommended Termination

## Schematic Layout

Figure 5 shows an example of 841S104I-02 application schematic. In this example, the device is operated at  $V_{DD}$  = 3.3V. The 18pF parallel resonant 25MHz crystal is used. The C1 =18pF and C2 = 33pF are recommended for frequency accuracy. For different board layouts,

the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. Two examples of HCSL termination are shown in this schematic. The decoupling capacitors should be located as close as possible to the power pin.



Figure 5. 841S104I-02 Application Schematic.

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 841S104I-02. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 841S104I-02 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

The maximum current at 85°C is as follows:  $I_{DD\_MAX} = 65mA$  $I_{DDA\_MAX} = 20mA$ 

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DDA\_MAX</sub>) = 3.465V \*(65mA + 20mA) = 294.525mW
- Power (outputs)<sub>MAX</sub> = 44.5mW/Loaded Output pair If all outputs are loaded, the total power is 4 \* 44.5mW = 178mW

Total Power\_MAX = 294.525mW + 178mW = 472.525mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 77.5°C/W per Table 8 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.473W * 77.5^{\circ}C/W = 121.6^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 8. Thermal Resistance $\theta_{JA}$ for 24 Lead TSSOP, Forced Convection

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 77.5°C/W | 73.2°C/W | 71.0°C/W |  |  |

# RENESAS

### 3. Calculations and Equations.

The purpose of this section is to calculate power dissipation on the IC per HCSL output pair.

HCSL output driver circuit and termination are shown in Figure 6.



Figure 6. HCSL Driver Circuit and Termination

HCSL is a current steering output which sources a maximum of 17mA of current per output. To calculate worst case on-chip power dissipation, use the following equations which assume a  $50\Omega$  load to ground.

The highest power dissipation occurs when  $V_{\text{DD}-\text{MAX}}.$ 

=  $(V_{DD\_MAX} - I_{OUT} * R_L) * I_{OUT}$ 

= (3.465V – 17mA \* 50Ω) \* 17mA

Total Power Dissipation per output pair = 44.5mW

# **Reliability Information**

Table 9.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 24 Lead TSSOP

| $\theta_{JA}$ vs. Air Flow                  |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 77.5°C/W | 73.2°C/W | 71.0°C/W |  |  |

## **Transistor Count**

The transistor count for 841S104I-02 is: 11,360

# Package Outline and Package Dimensions



### Table 10. Package Dimensions

| All Din | All Dimensions in Millimeters |       |  |  |  |  |
|---------|-------------------------------|-------|--|--|--|--|
| Symbol  | Minimum Maximum               |       |  |  |  |  |
| N       | 2                             | 24    |  |  |  |  |
| Α       |                               | 1.20  |  |  |  |  |
| A1      | 0.05                          | 0.15  |  |  |  |  |
| A2      | 0.80                          | 1.05  |  |  |  |  |
| b       | 0.19                          | 0.30  |  |  |  |  |
| С       | 0.09                          | 0.20  |  |  |  |  |
| D       | 7.70                          | 7.90  |  |  |  |  |
| E       | 6.40                          | Basic |  |  |  |  |
| E1      | 4.30                          | 4.50  |  |  |  |  |
| е       | 0.65                          | Basic |  |  |  |  |
| L       | 0.45                          | 0.75  |  |  |  |  |
| α       | 0°                            | 8°    |  |  |  |  |
| aaa     |                               | 0.10  |  |  |  |  |

Reference Document: JEDEC Publication 95, MO-153



# **Ordering Information**

## Table 11. Ordering Information

| Part/Order Number | Marking       | Package                   | Shipping Packaging | Temperature   |
|-------------------|---------------|---------------------------|--------------------|---------------|
| 841S104BGI-02LF   | ICS1S104BI02L | "Lead-Free" 24 Lead TSSOP | Tube               | -40°C to 85°C |
| 841S104BGI-02LFT  | ICS1S104BI02L | "Lead-Free" 24 Lead TSSOP | Tape & Reel        | -40°C to 85°C |

NOTE: Parts that are ordered with a "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**

| Rev | Table | Page | Description of Change                                                                 | Date    |
|-----|-------|------|---------------------------------------------------------------------------------------|---------|
| A   |       |      | Product Discontinuation Notice - Last time buy expires August 14, 2016<br>PDN CQ-15-4 | 8/14/15 |
|     |       |      |                                                                                       |         |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.