

# **Description**

The 8V54816A is a 16-port, bi-directional cross-point clock switch designed for clock distribution in MicroTCA.4 systems. It features 16 bi-directional M-LVDS ports. Each port can be individually set as input or output. Each output port can be connected to any port defined as input. Each port features switchable termination (ON:  $100\Omega,$  OFF: High impedance). Output ports can drive up to 19-inch PCB tracks with M-LVDS levels. The device is optimized for very low additive phase noise. Configuration of the device is achieved by  $\rm I^2C.$  At startup, a default configuration is set where all ports are in High-Impedance mode with outputs disabled.

### **Features**

- Sixteen bi-directional M-LVDS ports
- Operating frequency: up to 350MHz (maximum)
- Switchable termination resistors
- I<sup>2</sup>C support with read-back capabilities up to 400kHz
- PCI Express (2.5Gb/S), Gen 2 (5Gb/s) and Gen 3 (8Gb/s) jitter compliant
- Architecturally compliant with MicroTCA.4 specification
- Output polarity inversion
- Support for 1PPS signals
- Full 3.3V supply voltage
- 12 × 12 mm, 100-lead VFQFN
- Epad size: 6.9 × 6.9 mm
- 0 to +70°C ambient operating temperature
- Lead-free (RoHS 6) packaging

# **Block Diagram**





# **Contents**

| Description                                |
|--------------------------------------------|
| Features                                   |
| Block Diagram                              |
| Pin Assignment                             |
| Pin Descriptions and Characteristics       |
| Serial Interface Configuration Description |
| Absolute Maximum Ratings                   |
| DC Electrical Characteristics              |
| AC Electrical Characteristics              |
| Parameter Measurement Information          |
| Applications Information                   |
| Port Termination                           |
| Polarity Inversion                         |
| Port Configuration Example                 |
| Recommendations for Unused Input Pins      |
| Differential Clock Input Interface         |
| 3.3V M-LVDS Driver Termination             |
| VFQFN EPAD Thermal Release Path            |
| PCI Express Application Note               |
| Power Considerations                       |
| Reliability Information                    |
| Transistor Count                           |
| Package Outline Drawings                   |
| Marking Diagram                            |
| Ordering Information                       |
| Revision History                           |



# **Pin Assignment**

Figure 1. Pin Assignment for 12 × 12 mm, 100-Pin VFQFN Package (Top View)





# **Pin Descriptions and Characteristics**

Table 1. Pin Description Table<sup>[a]</sup>

| Number                            | Number Name Type        |        | pe      | Description                                                                                                  |  |  |
|-----------------------------------|-------------------------|--------|---------|--------------------------------------------------------------------------------------------------------------|--|--|
| 1, 4, 50, 74, 75, 76, 98, 100     | $V_{DD}$                | Power  |         | Power supply pins.                                                                                           |  |  |
| 2, 3, 24, 48, 73, 77              | GND                     | Power  |         | Power supply ground.                                                                                         |  |  |
| 5                                 | V <sub>DDO_CLK0</sub>   | Power  |         | Port 0 output power supply.                                                                                  |  |  |
| 6, 7                              | CLK0, nCLK0             | I/O    |         | Bi-directional clock port 0.                                                                                 |  |  |
| 8                                 | GNDO_CLK0               | Power  |         | Port 0 power supply ground.                                                                                  |  |  |
| 9                                 | V <sub>DDO_CLK1</sub>   | Power  |         | Port 1 output power supply.                                                                                  |  |  |
| 10, 11                            | CLK1, nCLK1             | I/O    |         | Bi-directional clock port 1.                                                                                 |  |  |
| 12                                | GNDO_CLK1               | Power  |         | Port 1 power supply ground.                                                                                  |  |  |
| 13, 27, 38, 49,<br>63, 79, 88, 97 | nc                      | Unused |         | Do not connect.                                                                                              |  |  |
| 14                                | V <sub>DDO_CLK2</sub>   | Power  |         | Port 2 output power supply.                                                                                  |  |  |
| 15, 16                            | CLK2, nCLK2             | I/O    |         | Bi-directional clock port 2.                                                                                 |  |  |
| 17                                | GNDO_CLK2               | Power  |         | Port 2 power supply ground.                                                                                  |  |  |
| 18                                | V <sub>DDO_CLK3</sub>   | Power  |         | Port 3 output power supply.                                                                                  |  |  |
| 19, 20                            | CLK3, nCLK3             | I/O    |         | Bi-directional clock port 3.                                                                                 |  |  |
| 21                                | GNDO_CLK3               | Power  |         | Port 3 power supply ground.                                                                                  |  |  |
| 22                                | nMR                     | Input  | Pull-up | Master reset. Active Low. LVCMOS/LVTTL interface levels.                                                     |  |  |
| 23, 28, 53                        | V <sub>DD_DIGITAL</sub> | Power  |         | Digital power supply pins.                                                                                   |  |  |
| 25                                | SCLK                    | Input  | Pull-up | I <sup>2</sup> C compatible SCLK. This pin has an internal pull-up resistor. LVCMOS/LVTTL interface levels.  |  |  |
| 26                                | SDATA                   | I/O    | Pull-up | I <sup>2</sup> C compatible SDATA. This pin has an internal pull-up resistor. LVCMOS/LVTTL interface levels. |  |  |
| 29, 54                            | GND_DIGITAL             | Power  |         | Digital power supply ground.                                                                                 |  |  |
| 30                                | V <sub>DDO_CLK4</sub>   | Power  |         | Port 4 output power supply.                                                                                  |  |  |
| 31, 32                            | CLK4, nCLK4             | I/O    |         | Bi-directional clock port 4.                                                                                 |  |  |
| 33                                | GNDO_CLK4               | Power  |         | Port 4 power supply ground.                                                                                  |  |  |
| 34                                | V <sub>DDO_CLK5</sub>   | Power  |         | Port 5 output power supply.                                                                                  |  |  |
| 35, 36                            | CLK5, nCLK5             | I/O    |         | Bi-directional clock port 5.                                                                                 |  |  |
| 37                                | GNDO_CLK5               | Power  |         | Port 5 power supply ground.                                                                                  |  |  |
| 39                                | V <sub>DDO_CLK6</sub>   | Power  |         | Port 6 output power supply.                                                                                  |  |  |
| 40, 41                            | CLK6, nCLK6             | I/O    |         | Bi-directional clock port 6.                                                                                 |  |  |
| 42                                | GNDO_CLK6               | Power  |         | Port 6 power supply ground.                                                                                  |  |  |
| 43                                | V <sub>DDO_CLK7</sub>   | Power  |         | Port 7 output power supply.                                                                                  |  |  |
| 44, 45                            | CLK7, nCLK7             | I/O    |         | Bi-directional clock port 7.                                                                                 |  |  |
| 46                                | GNDO_CLK7               | Power  |         | Port 7 power supply ground.                                                                                  |  |  |
| 47, 72, 78, 99                    | GND_S                   | Power  |         | Power supply ground.                                                                                         |  |  |



Table 1. Pin Description Table<sup>[a]</sup>

| Number | Name                   | Тур   | oe .      | Description                                                    |
|--------|------------------------|-------|-----------|----------------------------------------------------------------|
| 51     | S_A0                   | Input | Pull-down | I <sup>2</sup> C address bit 0. LVCMOS/LVTTL interface levels. |
| 52     | S_A1                   | Input | Pull-down | I <sup>2</sup> C address bit 1. LVCMOS/LVTTL interface levels. |
| 55     | V <sub>DDO_CLK8</sub>  | Power |           | Port 8 output power supply.                                    |
| 56, 57 | CLK8, nCLK8            | I/O   |           | Bi-directional clock port 8.                                   |
| 58     | GNDO_CLK8              | Power |           | Port 8 power supply ground.                                    |
| 59     | V <sub>DDO_CLK9</sub>  | Power |           | Port 9 output power supply.                                    |
| 60, 61 | CLK9, nCLK9            | I/O   |           | Bi-directional clock port 9.                                   |
| 62     | GNDO_CLK9              | Power |           | Port 9 power supply ground.                                    |
| 64     | V <sub>DDO_CLK10</sub> | Power |           | Port 10 output power supply.                                   |
| 65, 66 | CLK10,<br>nCLK10       | I/O   |           | Bi-directional clock port 10.                                  |
| 67     | GNDO_CLK10             | Power |           | Port 10 power supply ground.                                   |
| 68     | V <sub>DDO_CLK11</sub> | Power |           | Port 11 output power supply.                                   |
| 69, 70 | CLK11, nCLK11          | I/O   |           | Bi-directional clock port 11.                                  |
| 71     | GNDO_CLK11             | Power |           | Port 11 power supply ground.                                   |
| 80     | V <sub>DDO_CLK12</sub> | Power |           | Port 12 output power supply.                                   |
| 81, 82 | CLK12,<br>nCLK12       | I/O   |           | Bi-directional clock port 12.                                  |
| 83     | GNDO_CLK12             | Power |           | Port 12 power supply ground.                                   |
| 84     | V <sub>DDO_CLK13</sub> | Power |           | Port 13 output power supply.                                   |
| 85, 86 | CLK13,<br>nCLK13       | I/O   |           | Bi-directional clock port 13.                                  |
| 87     | GNDO_CLK13             | Power |           | Port 13 power supply ground.                                   |
| 89     | V <sub>DDO_CLK14</sub> | Power |           | Port 14 output power supply.                                   |
| 90, 91 | CLK14,<br>nCLK14       | I/O   |           | Bi-directional clock port 14.                                  |
| 92     | GNDO_CLK14             | Power |           | Port 14 power supply ground.                                   |
| 93     | V <sub>DDO_CLK15</sub> | Power |           | Port 15 output power supply.                                   |
| 94, 95 | CLK15,<br>nCLK15       | I/O   |           | Bi-directional clock port 15.                                  |
| 96     | GNDO_CLK15             | Power |           | Port 15 power supply ground.                                   |

<sup>[</sup>a] Pull-up, Pull-down refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

**Table 2. Pin Characteristics Table** 

| Symbol                | Parameter                | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance        |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pull-up Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pull-down Resistor |                 |         | 51      |         | kΩ    |
| R <sub>T</sub>        | Output Termination       |                 |         | 100     |         | Ω     |



# **Serial Interface Configuration Description**

The 8V54816A has an I<sup>2</sup>C-compatible configuration interface to access any of the internal registers (Table 2) for frequency and PLL parameter programming. The 8V54816A acts as a slave device on the I<sup>2</sup>C bus and has the address 0b**10110**xx, where xx is set by the values on the S\_A0 & S\_A1 pins (see Table 2 for details). Data bytes (registers) are accessed in sequential order from the lowest to the highest byte (most significant bit first). Only read and write full block transfers are supported. The I2C sequence should consist only of the Device Address and 16 Data bytes. It is recommended to terminate I<sup>2</sup>C read or write transfer after accessing byte #15.

For full electrical I<sup>2</sup>C compliance, it is recommended to use external pull-up resistors for SDATA and SCLK. The internal pull-up resistors have a size of  $51k\Omega$  typical.

Table 3. I<sup>2</sup>C Address

| _ |   |   |   |   |   |      |      |     |
|---|---|---|---|---|---|------|------|-----|
|   | 1 | 0 | 1 | 1 | 0 | S_A1 | S_A0 | R/W |

Table 4. I<sup>2</sup>C Register Map

| Register | Binary Register<br>Address | Function              |
|----------|----------------------------|-----------------------|
| 0        | 0x00                       | Port 0 configuration  |
| 1        | 0x01                       | Port 1 configuration  |
| 2        | 0x02                       | Port 2 configuration  |
| 3        | 0x03                       | Port 3 configuration  |
| 4        | 0x04                       | Port 4 configuration  |
| 5        | 0x05                       | Port 5 configuration  |
| 6        | 0x06                       | Port 6 configuration  |
| 7        | 0x07                       | Port 7 configuration  |
| 8        | 0x08                       | Port 8 configuration  |
| 9        | 0x09                       | Port 9 configuration  |
| 10       | 0x0A                       | Port 10 configuration |
| 11       | 0x0B                       | Port 11 configuration |
| 12       | 0x0C                       | Port 12 configuration |
| 13       | 0x0D                       | Port 13 configuration |
| 14       | 0x0E                       | Port 14 configuration |
| 15       | 0x0F                       | Port 15 configuration |

**Table 5. Port Configuration Bit Allocation Table** 

| Bit   | Description                     | Default | Function                                                                                                                                                                              |
|-------|---------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Port I/O                        | 0       | 0 = Port is input<br>1 = Port is output                                                                                                                                               |
| 6     | Termination On/Off              | 0       | 0 = Internal termination is off (high-impedance)<br>1 = Internal termination is on (100 $\Omega$ )                                                                                    |
| 5     | Polarity                        | 0       | 0 = Inverted<br>1 = Non-inverted                                                                                                                                                      |
| 4     | Reserved                        | 0       | Reserved                                                                                                                                                                              |
| [3:0] | Output Port Signal Source [3:0] | 0000    | If port is an output (Port I/O = 1):  Bit[3:0] specifies the input port that is used as a signal source for this output  If port is an input (Port I/O = 0):  Bit[3:0] has no meaning |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

**Table 6. Absolute Maximum Ratings Table** 

| Item                                  | Rating                          |
|---------------------------------------|---------------------------------|
| Supply Voltage, V <sub>DD</sub>       | 3.63V                           |
| Inputs, V <sub>I</sub>                | -0.5V to V <sub>DD</sub> + 0.5V |
| Outputs, I <sub>O</sub>               |                                 |
| Continuous Current                    | 10mA                            |
| Surge Current                         | 15mA                            |
| Junction Temperature, T <sub>J</sub>  | 125°C                           |
| Storage Temperature, T <sub>STG</sub> | -65°C to 150°C                  |

### **DC Electrical Characteristics**

Table 7. Power Supply DC Characteristics,  $V_{DD} = V_{DD}$  DIGITAL =  $V_{DDO}$  X<sup>[a]</sup> = 3.3V ± 5%,  $T_A = 0$ °C to 70°C

|                                 |                                              |                                   | _       |         |                       |       |
|---------------------------------|----------------------------------------------|-----------------------------------|---------|---------|-----------------------|-------|
| Symbol                          | Parameter                                    | Test Conditions                   | Minimum | Typical | Maximum               | Units |
| $V_{DD}$                        | Power Supply Voltage                         |                                   | 3.135   | 3.3     | 3.465                 | V     |
| V <sub>DD_DIGITAL</sub>         | Digital Supply Voltage                       |                                   | 3.135   | 3.3     | 3.465                 | V     |
| V <sub>DDO_X</sub>              | Output Supply Voltage                        |                                   | 3.135   | 3.3     | 3.465                 | V     |
| I <sub>DD</sub>                 | Power Supply Current                         |                                   |         | 258     | 295                   | mA    |
| I <sub>DD_DIGITAL</sub>         | Digital Supply Current                       |                                   |         | 6       | 7                     | mA    |
|                                 |                                              | 0 Ports Configured as Outputs     |         | 63      |                       | mA    |
| I <sub>DDO</sub> <sup>[b]</sup> | Total Output Supply Current                  | 15 Ports Configured as<br>Outputs |         | 258     | 3.465<br>3.465<br>295 | mA    |
| I <sub>DDO_inc</sub> b, [c]     | Output Current Contribution, per output port |                                   |         | 13      |                       | mA    |

<sup>[</sup>a]  $V_{DDO_X}$  denotes  $V_{DDO_{0:15]}$ .

Table 8. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = V_{DD\_DIGITAL} = V_{DDO\_X}^{[a]} = 3.3V \pm 5\%$ ,  $T_A = 0$ °C to 70°C

| Symbol          | Parameter             |                                 | Test Conditions                                | Minimum | Typical | Maximum                         | Units |
|-----------------|-----------------------|---------------------------------|------------------------------------------------|---------|---------|---------------------------------|-------|
| V <sub>IH</sub> | Input<br>High Voltage | SDATA, SCLK,<br>S_A0, S_A1, nMR |                                                | 2.2     |         | V <sub>DD</sub> + 0.3           | V     |
| V <sub>IL</sub> | Input<br>Low Voltage  | SDATA, SCLK,<br>S_A0, S_A1, nMR |                                                | -0.3    |         | 0.8                             | V     |
|                 | Input High            | S_A0, S_A1                      | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V     |         |         | 150                             | μA    |
| I <sub>IH</sub> | Current               | nMR, SCLK,<br>SDATA             | V <sub>DD</sub> = V <sub>IN</sub> = 3.465V     |         |         | 5                               | μA    |
|                 | Input Low             | S_A0, S_A1                      | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -5      |         |                                 | μA    |
| I <sub>IL</sub> | Input Low<br>Current  | nMR, SCLK,<br>SDATA             | V <sub>DD</sub> = 3.465V, V <sub>IN</sub> = 0V | -150    |         | V <sub>DD</sub> + 0.3  0.8  150 | μA    |

<sup>[</sup>a]  $V_{DDO_X}$  denotes  $V_{DDO_{0:15]}$ .

<sup>[</sup>b] Output ports are terminated internally and externally with  $100\Omega$  across CLK and nCLK.

<sup>[</sup>c] This is the increase in I<sub>DDO</sub> when the number of output ports is increased by one.



Table 9. Differential Input DC Characteristics,  $V_{DD} = V_{DD\_DIGITAL} = V_{DDO\_X}^{[a]} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol           | Parameter                           | Test Conditions | Minimum | Typical | Maximum             | Units |
|------------------|-------------------------------------|-----------------|---------|---------|---------------------|-------|
| $V_{PP}$         | Peak-to-Peak Voltage <sup>[b]</sup> |                 | 0.15    |         | 1.3                 | V     |
| V <sub>CMR</sub> | Common Mode Range <sup>b, [c]</sup> |                 | 0.5     |         | V <sub>DD</sub> – 1 | V     |

<sup>[</sup>a]  $V_{DDO\ X}$  denotes  $V_{DDO\ [0:15]}$ .

Table 10. M-LVDS DC Characteristics,  $V_{DD} = V_{DD\_DIGITAL} = V_{DDO\_X}^{[a]} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ 

| Symbol          | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub> | Differential Output Voltage      |                 | 400     |         | 850     | mV    |
| $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change |                 |         |         | 50      | mV    |
| V <sub>OS</sub> | Offset Voltage                   |                 | 0.3     |         | 2.1     | V     |
| $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change |                 |         |         | 50      | mV    |

<sup>[</sup>a]  $V_{DDO_X}$  denotes  $V_{DDO_[0:15]}$ .

## **AC Electrical Characteristics**

Table 11. AC Characteristics,  $V_{DD} = V_{DD\_DIGITAL} = V_{DDO\_X}^{[a]} = 3.3V \pm 5\%$ ,  $T_A = 0$ °C to 70°C  $^{[b]}$ 

| Symbol                        | Parameter                                        | Test Conditions                                               | Minimum | Typical | Maximum | Units |
|-------------------------------|--------------------------------------------------|---------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>              | Output Frequency                                 |                                                               |         |         | 350     | MHz   |
| t <sub>PD</sub>               | Propagation Delay <sup>[c]</sup>                 |                                                               | 2       | 3.8     | 6       | ns    |
| tsl(o)                        | Output Slew Rate                                 | Measured at the Differential Waveform, ±200mV from the Center | 0.9     | 2.4     | 4       | V/ns  |
| V <sub>AC</sub>               | AC Swing                                         |                                                               | 400     | 674     | 850     | mV    |
| <i>t</i> jit                  | Buffer Additive Phase Jitter, RMS <sup>[d]</sup> | f <sub>OUT</sub> = 125MHz,<br>Integration Range 12kHz – 20MHz |         | 0.32    | 0.5     | ps    |
| <i>t</i> jit(T <sub>J</sub> ) | Total Time Domain Jitter <sup>[e], [f]</sup>     | f <sub>OUT</sub> = 100MHz                                     |         | 60      | 94      | ps    |
| odc                           | Output Duty Cycle <sup>[g]</sup>                 | $f_{\text{IN}} \leq 200 \text{MHz}$                           | 45      | 50      | 55      | %     |
| $t_R / t_F$                   | Output Rise/Fall Time                            | 20% to 80%                                                    |         | 380     | 741     | ps    |

<sup>[</sup>a]  $V_{DDO\ X}$  denotes  $V_{DDO\ [0:15]}$ .

- [c] Measured from the differential input crosspoint to the differential output crosspoint.
- [d] SMA-100 as the signal source. With CLK6 as the input port and CLK4 as the output port for measurement (internal termination enabled.)
- [e] Total Jitter (Peak-to-Peak) = [RMS Multiplier \* Random Jitter (R<sup>J</sup>)] + Deterministic Jitter (D<sup>J</sup>), RMS Multiplier = 14.26 (BER = 1E-12).
- [f] Device configured for 15 inputs and 1 output. Input source is a Renesas clock generator 8714008D driven by an SRS CG635 signal generator.
- [g] Input Duty Cycle must be 50%.

<sup>[</sup>b] Common mode input is defined at the differential crosspoint.

<sup>[</sup>c]  $V_{IL}$  must not be less than -0.3V.  $V_{IH}$  must be less than  $V_{DD}$ .

<sup>[</sup>b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.



Table 12. Serial Rapid IO Switch Jitter Specification,  $V_{DD} = V_{DD\_DIGITAL} = V_{DDO\_X}^{[a]} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C^{[b]}$ 

| Symbol               | Parameter                                             | Test Conditions              | Minimum | Typical | Maximum | Units |
|----------------------|-------------------------------------------------------|------------------------------|---------|---------|---------|-------|
| J <sub>CLK_REF</sub> | Total Phase Jitter, RMS <sup>[c], [d], [e], [f]</sup> | f <sub>OUT</sub> = 156.25MHz |         | 0.247   | 0.5     | ps    |

- [a]  $V_{
  m DDO\_X}$  denotes  $V_{
  m DDO\_[0:15]}$ .
- [b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
- [c] Evaluation band with sRIO mask applied: 10Hz 40MHz.
- [d] Total phase jitter includes random and deterministic jitter.
- [e] Jitter data is measured using a Rohde & Schwarz SMA 100 input source and an Agilent E5052 phase noise analyzer.
- [f] CLK0 is the input port. All other CLKs are programmed as output ports.

Table 13. PCI Express Jitter Specifications,  $V_{DD} = V_{DD\_DIGITAL} = V_{DDO\_X}^{[a]} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to  $70^{\circ}C^{[b]}$ 

| Symbol                                     | Parameter                                                      | Test Conditions                                                      | Minimum | Typical | Maximum | PCle Industry<br>Specification | Units |
|--------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------|---------|---------|---------|--------------------------------|-------|
| t <sub>j</sub><br>(PCle Gen 1)             | Phase Jitter,<br>Peak-to-Peak <sup>[c],</sup><br>[d], [e], [f] | f = 100MHz,<br>Evaluation Band: 0Hz - Nyquist<br>(clock frequency/2) |         | 11.2    | 20      | 86                             | ps    |
| t <sub>REFCLK_HF_RMS</sub> (PCIe Gen 2)    | Phase Jitter,<br>RMS <sup>c, d, f, [g]</sup>                   | f = 100MHz,<br>High Band: 1.5MHz - Nyquist<br>(clock frequency/2)    |         | 1       | 2       | 3.1                            | ps    |
| t <sub>REFCLK_LF_RMS</sub><br>(PCle Gen 2) | Phase Jitter,<br>RMS <sup>c, d, f, g</sup>                     | f = 100MHz<br>Low Band: 10kHz - 1.5MHz                               |         | 0.06    | 0.5     | 3.0                            | ps    |
| t <sub>REFCLK_RMS</sub><br>(PCle Gen 3)    | Phase Jitter,<br>RMS <sup>c, d, f, [h]</sup>                   | f = 100MHz Evaluation Band: 0Hz - Nyquist (clock frequency/2)        |         | 0.15    | 0.5     | 0.8                            | ps    |

- [a] V<sub>DDO X</sub> denotes V<sub>DDO [0:15]</sub>.
- [b] Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. For additional information, refer to the PCI Express Application Note section in the datasheet.
- [c] This parameter is guaranteed by characterization. Not tested in production.
- [d] Parameter measured with an SRS CG635 as the input source.
- [e] Peak-to-Peak jitter after applying system transfer function for the Common Clock Architecture. Maximum limit for PCI Express Gen 1 is 86ps peak-to-peak for a sample size of 10<sup>6</sup> clock periods.
- [f] CLK0 is the input port. All other CLKs are programmed as output ports. CLK4 and CLK12 are output ports for measurement.
- [g] RMS jitter after applying the two evaluation bands to the two transfer functions defined in the Common Clock Architecture and reporting the worst case results for each evaluation band. Maximum limit for PCI Express Generation 2 is 3.1ps RMS for t<sub>REFCLK HF RMS</sub> (High Band) and 3.0ps RMS for t<sub>REFCLK LF RMS</sub> (Low Band).
- [h] RMS jitter after applying system transfer function for the common clock architecture. This specification is based on the *PCI Express Base Specification Revision 0.7, October 2009* and is subject to change pending the final release version of the specification.



# **Parameter Measurement Information**



Figure 2. 3.3V M-LVDS Output Load AC Test Circuit



Figure 3. Output Slew Rate



Figure 4. Output Duty Cycle/Pulse Width/tPeriod





Figure 5. M-LVDS Differential Output Voltage Setup



Figure 6. Propagation Delay



Figure 7. Output Rise/Fall Time, V<sub>OD,</sub> V<sub>AC</sub>



Figure 8. M-LVDS Offset Voltage Setup

# **Applications Information**

The 8V54816A is a clock crosspoint switch designed to distribute clocks in MicroTCA.4 systems. The 8V54816A distributes clock coming from an AMC Timing card to other AMC cards.



Figure 9. 8V54816A Application Drawing



### **Port Termination**

All 16 bi-directional clock ports (CLKx, nCLKx) feature a switchable,  $100\Omega$  termination. External  $100\Omega$  termination may be used. In that case the internal termination shall be turned off.

Internal termination is turned on by setting Bit 6 of the configuration register corresponding to the considered I/O port to 1.

#### Case 1: Terminations present on the backplane

In case  $100\Omega$  terminations are present on the backplane, terminations of the corresponding ports of the 8V54816A shall be turned off. No termination shall be present on AMC cards. See Figure 10.



Figure 10. Termination on Blackplane



### Case 2: No terminations present on the backplane

When no terminations are present on the backplane, two terminations shall be turned on in order to realize a multi-point M-LVDS configuration. See Figure 11.



Figure 11. No Termination on Backplane

## **Polarity Inversion**

Polarity inversion of each port can be used in order to facilitate board layout. Polarity inversion is enabled by setting Bit 5 of the register corresponding to the considered port to 1. If polarity inversion is enabled,

- CLKx becomes the negative input or output of port x
- nCLKx becomes the positive input or output of port x



# **Port Configuration Example**

Any CLKx, nCLKx port of the 8V54816A can be configured as either input or output. Let's consider the following examples:

- 100MHz clock source routed to port 2
- 100MHz clock to be distributed to ports 3, 5, 8 and 9
- 25MHz clock source routed to port 6
- 25MHz clock to be distributed to ports 1, 11 and 12
- Ports 13, 14 and 15 are not used

**Table 14. Port Configuration Table** 

| I <sup>2</sup> C Register | Bit 7    | Bit 6                 | Bit 5    | Bit 4    | Bit 3                        | Bit 2                       | Bit 1                        | Bit 0                        |
|---------------------------|----------|-----------------------|----------|----------|------------------------------|-----------------------------|------------------------------|------------------------------|
| Bit<br>Description        | Port I/O | Termination<br>On/Off | Polarity | Reserved | Output<br>Port Select<br>[3] | Output<br>Port<br>Select[2] | Output<br>Port Select<br>[1] | Output<br>Port<br>Select [0] |
| 0                         | n/a      |                       | 1        |          |                              | n                           | /a                           |                              |
| 1                         | 1        |                       |          |          | 0                            | 1                           | 1                            | 0                            |
| 2                         | 0        |                       |          |          | Х                            | Х                           | Х                            | Х                            |
| 3                         | 1        |                       |          |          | 0                            | 0                           | 1                            | 0                            |
| 4                         | n/a      |                       |          |          |                              | n                           | /a                           |                              |
| 5                         | 1        |                       |          |          | 0                            | 0                           | 1                            | 0                            |
| 6                         | 0        | According to B        | ackplane |          | Х                            | Х                           | X                            | Х                            |
| 7                         | n/a      |                       |          | Reserved |                              | n                           |                              |                              |
| 8                         | 1        |                       |          | Reserveu | 0                            | 0                           | 1                            | 0                            |
| 9                         | 1        |                       |          |          | 0                            | 0                           | 1                            | 0                            |
| 10                        | n/a      |                       |          |          |                              | n                           | /a                           |                              |
| 11                        | 1        |                       |          |          | 0                            | 1                           | 1                            | 0                            |
| 12                        | 1        | 1                     | 0 X      |          | 0                            | 1                           | 1                            | 0                            |
| 13                        | 0        | 0                     |          |          | X                            | Х                           | Х                            | Х                            |
| 14                        | 0        | 0                     | Х        |          | X                            | Х                           | Х                            | Х                            |
| 15                        | 0        | 0 X                   |          |          | Х                            | Х                           | Х                            | Х                            |



## **Recommendations for Unused Input Pins**

### Inputs:

#### **LVCMOS Control Pins**

All control pins have internal pull-up or pull-down resistors; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

#### Bi-directional CLK/nCLK Ports

The bi-directional input/output ports do not feature pull-up or pull-down resistors. Ports configured as inputs and left floating might toggle due to noise. This noise can propagate into the device's core and increase the noise of the valid clocks due to internal crosstalk.

Therefore, it is recommended to connect external biasing resistors to unused ports:

- Resistor to GND on the CLKx pin (e.g. 1 kΩ to GND)
- Resistor network to GND and V<sub>DD</sub> on the nCLKx pin (e.g. 1.2kΩ to GND and 2.7 kΩ to V<sub>DD</sub>) and configure the port as an input. The internal termination can be disabled or enabled.

If using external biasing resistors to unused ports cannot be realized, the recommended operation of an unused port is to:

- leave the port unconnected
- configure the port as an output
- disable the internal termination (to save power)
- select a valid clock input as clock source for this port.



## **Differential Clock Input Interface**

The CLKx /nCLKx accepts LVDS and other differential signals. Both differential signals must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figure 12 shows an interface example for the CLKx/nCLKx input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. If the driver is from another vendor, use their termination recommendation.



Figure 12. CLK/nCLK Input Driven by a 3.3V LVDS Driver

#### 3.3V M-LVDS Driver Termination

A general M-LVDS interface is shown in Figure 13 In a  $100\Omega$  differential transmission line environment, M-LVDS drivers require a matched load termination of  $100\Omega$  across near the receiver input. For a multiple M-LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 13. Typical M-LVDS Driver Termination



#### VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 14*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 14. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)



## **PCI Express Application Note**

PCI Express jitter analysis methodology models the system response to reference clock jitter. The block diagram below shows the most frequently used *Common Clock Architecture* in which a copy of the reference clock is provided to both ends of the PCI Express Link.

In the jitter analysis, the transmit (Tx) and receive (Rx) serdes PLLs are modeled as well as the phase interpolator in the receiver. These transfer functions are called H1, H2, and H3 respectively. The overall system transfer function at the receiver is:

$$Ht(s) = H3(s) \times [H1(s) - H2(s)]$$

The jitter spectrum seen by the receiver is the result of applying this system transfer function to the clock spectrum X(s) and is:

$$Y(s) = X(s) \times H3(s) \times [H1(s) - H2(s)]$$

In order to generate time domain jitter numbers, an inverse Fourier Transform is performed on X(s)\*H3(s) \* [H1(s) - H2(s)].



Figure 15. PCI Express Common Clock Architecture

For **PCI Express Gen 1**, one transfer function is defined and the evaluation is performed over the entire spectrum: DC to Nyquist (e.g for a 100MHz reference clock: 0Hz – 50MHz) and the jitter result is reported in peak-peak.



Figure 16. PCIe Gen 1 Magnitude of Transfer Function

For **PCI Express Gen 2**, two transfer functions are defined with 2 evaluation ranges and the final jitter number is reported in rms. The two evaluation ranges for PCI Express Gen 2 are 10kHz – 1.5MHz (Low Band) and 1.5MHz – Nyquist (High Band). The plots show the individual transfer functions as well as the overall transfer function Ht.



Figure 17. PCIe Gen 2A Magnitude of Transfer Function



Figure 18. PCIe Gen 2B Magnitude of Transfer Function

For **PCI Express Gen 3**, one transfer function is defined and the evaluation is performed over the entire spectrum. The transfer function parameters are different from Gen 1 and the jitter result is reported in RMS.



Figure 19. PCIe Gen 3 Magnitude of Transfer Function

For a more thorough overview of PCI Express jitter analysis methodology, please refer to Renesas Application Note *PCI Express Reference Clock Requirements*.



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8V54816A. Equations and example calculations are also provided.

The following calculation is for maximum current at 70°C.

#### 1. Power Dissipation.

The total power dissipation for the 8V54816A is the sum of the core power plus the power dissipated due to into the load. The following is the power dissipation for  $V_{DD}$ = 3.3V + 5% = 3.465V, which gives worst case results.

The maximum current at 70°C is as below:

 $I_{DD\_MAX} = 293mA$  $I_{DD\_DIGITAL\_MAX} = 7mA$ 

 $I_{DDO\ MAX} = 295mA$ 

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* (I<sub>DD\_MAX</sub> + I<sub>DD\_DIGITAL\_MAX</sub>)= 3.465V \* (293mA + 7mA) = 1040mW
- Power (outputs)<sub>MAX</sub> = V<sub>DDO MAX</sub> \* I<sub>DDO MAX</sub> = 3.465V \* 295mA = 1022.2mW

Total Power\_MAX = 1040mW + 1022.2mW = 2062.2mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 22.9°C/W per Table 15 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}\text{C} + 2.06\text{W} * 22.9^{\circ}\text{C/W} = 117.2^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 15. Thermal Resistance  $\theta_{JA}$  for 100-Lead VFQFN, Forced Convection

| θ <sub>JA</sub> by Velocity     |          |          |          |
|---------------------------------|----------|----------|----------|
| Meters per Second               | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard | 22.9°C/W | 18.0°C/W | 16.0°C/W |



# **Reliability Information**

### Table 16. $\theta_{JA}$ vs. Air Flow Table for a 100-Lead VFQFN Package

|                                             | $\theta_{JA}$ vs. Air Flow |          |          |
|---------------------------------------------|----------------------------|----------|----------|
| Meters per Second                           | 0                          | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 22.9°C/W                   | 18.0°C/W | 16.0°C/W |

### **Transistor Count**

The transistor count for 8V54816A is: 195,306

# **Package Outline Drawings**

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

www.idt.com/us/en/document/psc/nlnlg100p1-package-outline-120-x-120-mm-body-sawn-epad-690-x-690-mm-qfn

# **Marking Diagram**



LOT COO xy

- Line 2: part number.
- Line 3 indicates the following:
  - "#" denotes stepping.
  - "YY" is the last two digits of the year; "WW" is the work week number when the part was assembled.
  - "\$" denotes the mark code.
- "LOT" denotes the lot number
- "COO" denotes country of origin.

# **Ordering Information**

| Part/Order Number | Package                   | Shipping Packaging | Temperature |  |
|-------------------|---------------------------|--------------------|-------------|--|
| 8V54816ANLG       | 100-lead VFQFN, Lead-Free | Tray               | 0°C to 70°C |  |
| 8V54816ANLG8      | 100-lead VFQFN, Lead-Free | Tape and Reel      | 0°C to 70°C |  |



# **Revision History**

| Revision Date     | Description of Change                                                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 27, 2020  | <ul> <li>Updated the text in section Serial Interface Configuration Description.</li> <li>Updated Package Outline Drawings section.</li> <li>Reformatted document to Renesas.</li> </ul> |
| December 18, 2015 | Initial release.                                                                                                                                                                         |





Package Code: NLG100P1 100-VFQFPN 12.0 x 12.0 x 0.85 mm Body, 0.4mm Pitch PSC-4286-01, Revision: 01, Date Created: Apr 04, 2024



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.