# Pentium/Pro™ System Clock Chip ## **General Description** The **ICS9148-32** is a Clock Synthesizer chip for Pentium and PentiumPro CPU based Desktop/Notebook systems that will provide all necessary clock timing. Features include four CPU and eight PCI clocks. Three reference outputs are available equal to the crystal frequency. Additionally, the device meets the Pentium power-up stabilization requirement, assuring that CPU and PCI clocks are stable within 2ms after power-up. PD# pin enables low power mode by stopping crystal OSC and PLL stages. Other power management features include CPU\_STOP#, which stops CPU (0:3) clocks, and PCI\_STOP#, which stops PCICLK (0:6) clocks. Serial I<sup>2</sup>C interface allows power management by output clock disabling. High drive CPUCLK outputs typically provide greater than 1 V/ns slew rate into 20pF loads. PCICLK outputs typically provide better than 1V/ns slew rate into 30pF loads while maintaining 50±5% duty cycle. The REF clock outputs typically provide better than 0.5V/ns slew rates. The ICS9148-32 accepts a 14.318MHz reference crystal or clock as its input and runs on a 3.3V core supply. ## **Block Diagram** Pentium is a trademark on Intel Corporation. ## **Features** - Generates system clocks for CPU, IOAPIC, PCI, 14.314 MHz REF, USB, and Super I/O - Supports single or dual processor systems - I<sup>2</sup>C interface - Supports Spread Spectrum modulation for CPU & PCI clocks, ±0.255% Center Spread or 0 to -0.6% Down Spread. - Skew from CPU (earlier) to PCI clock 1 to 4ns - CPU cycle to cycle jitter ±200ps - 2.5V or 3.3V output: CPU, IOAPIC - 3.3V outputs: PCI, REF, 48MHz - No power supply sequence requirements - Uses external 14.318MHz crystal, no external load cap required for C<sub>L</sub>=18pF crystal - 48 pin 300 mil SSOP ## Pin Configuration ### , i iii 000i ## **Power Groups** VDD = Supply for PLL core VDD1 = REF (0:2), X1, X2 VDD2 = PCICLK\_F, PCICLK (0:6) VDD3 = 48MHz, 24/48MHz# VDDL1 = IOAPIC (0:1) VDDL2 = CPUCLK (0:3) ## **Ground Groups** GND = Ground for PLL core GND1 = REF (0:2), X1, X2 GND2 = PCICLK F, PCICLK (0:6) GND3 = 48MHz, 24/48MHz# GNDL1 = IOAPIC (0:1) GNDL2 = CPUCLK (0:3) # **Pin Descriptions** | PIN NUMBER | PIN NAME | TYPE | DESCRIPTION | |---------------------------|--------------|--------|---------------------------------------------------------------------------------------------------| | 1 | REF0/SEL48# | OUT/IN | 14.318MHz clock output / Latched input at power up. When low, pin 23 is 48MHz. | | 2, 47 | REF (1:2) | OUT | 14.318MHz clock output | | 3 | GND1 | PWR | Ground for REF outputs | | 4 | X1 | IN | XTAL_IN 14.318MHz Crystal input, has internal 33pF load cap and feed back resistor from X2 | | 5 | X2 | OUT | XTAL_OUT Crystal output, has internal load cap 33pF | | 6, 12, 18 | GND2 | PWR | Ground for PCI outputs | | 7 | PCICLK_F | OUT | Free Running PCI output | | 8, 10, 11, 13, 14, 16, 17 | PCICLK (0:6) | OUT | PCI clock outputs. TTL compatible 3.3V | | 9, 15 | VDD2 | PWR | Power for PCICLK outputs, nominally 3.3V | | 19, 33 | VDD | PWR | Isolated power for core, nominally 3.3V | | 20, 32 | GND | PWR | Isolated ground for core | | 21 | VDD3 | PWR | Power for 48MHz outputs, nominally 3.3V | | 22 | 48MHz | OUT | 48MHz output | | 23 | 24/48MHz# | OUT | Fixed clock output. 24MHz if pin1=1 at power up 48MHz if pin 1=0 at power up | | 24 | GND3 | PWR | Ground for 48MHz outputs | | 25 | SEL100/66.6# | IN | Select pin for enabling 100MHz or 66.6MHz<br>H=100MHz, L=66.6MHz (PCI always synchronous 33.3MHz) | | 26 | SCLK | IN | Clock input for I <sup>2</sup> C input | | 27 | SDATA | IN | Data input for I <sup>2</sup> C input | | 28¹ | SPREAD# | IN | Enables Spread Spectrum feature when LOW | | 29¹ | PD# | IN | Powers down chip, active low | | $30^{1}$ | CPU_STOP# | IN | Halts CPU clocks at logic "0" level when low | | 311 | PCI_STOP# | IN | Halts PCI Bus at logic "0" level when low | | 37, 41 | VDDL2 | PWR | Power for CPU outputs, nominally 2.5V | | 34, 38 | GNDL2 | PWR | Ground for CPU outputs. | | 35, 36, 39, 40 | CPUCLK (3:0) | OUT | CPU and Host clock outputs, nominally 2.5V | | 42 | N/C | - | Not internally connected | | 43 | GNDL1 | PWR | Ground for IOAPIC outputs | | 44, 45 | IOAPIC (0:1) | OUT | IOAPIC outputs (14.318MHz) nominally 2.5V | | 46 | VDDL1 | PWR | Power for IOAPIC outputs, nominally 2.5V | ## **Select Functions** | Functionality | CPU | PCI,<br>PCI_F | REF | IOAPIC | 48 MHz<br>Selection | |-----------------|------------------------|------------------------|-------------------|-------------------|---------------------| | Tristate | HI - Z | HI - Z | HI - Z | HI - Z | HI - Z | | Testmode | TCLK/21 | TCLK/61 | TCLK <sup>1</sup> | TCLK <sup>1</sup> | TCLK/21 | | Spread Spectrum | Modulated <sup>2</sup> | Modulated <sup>2</sup> | 14.318MHz | 14.318MHz | 48.0MHz | ## **Technical Pin Function Descriptions** ### VDD, VDD (1,2,3) This is the power supply to the internal core logic of the device as well as the clock output buffers for REF(0:2), PCICLK F, PCICLK (0:6), 48MHz0, 48MHz1. This pin operates at 3.3V volts. Clocks from the listed buffers that it supplies will have a voltage swing from Ground to this level. For the actual guaranteed high and low voltage levels for the Clocks, please consult the DC parameter table in this data sheet. ### VDDL(1,2) This is the power supply for the CPUCLK (0:3) and IOAPIC output buffers. The voltage level for these outputs may be 2.5 or 3.3 volts. Clocks from the buffers that each supplies will have a voltage swing from Ground to this level. For the actual Guaranteed high and low voltage levels of these Clocks, please consult the DC parameter table in this Data Sheet. #### GND, GND (1,2,3) This is the ground to the internal core logic of the device as well as the clock output buffers for REF(0:2), PCICLK\_F, PCICLK(0:6),48MHz0,48MHz1. #### GNDL(1,2) This is the ground for the CPUCLK (0:3) and IOAPIC output buffers. #### **X1** This input pin serves one of two functions. When the device is used with a Crystal, X1 acts as the input pin for the reference signal that comes from the discrete crystal. When the device is driven by an external clock signal, X1 is the device input pin for that reference clock. This pin also implements an internal Crystal loading capacitor that is connected to ground. With a nominal value of 33pF no external load cap is needed for a $C_L$ =17 to 18pF crystal. #### **X2** This Output pin is used only when the device uses a Crystal as the reference frequency source. In this mode of operation, X2 is an output signal that drives (or excites) the discrete Crystal. The X2 pin will also implement an internal Crystal loading capacitor nominally 33pF. #### CPUCLK(0:3) These Output pins are the Clock Outputs that drive processor and other CPU related circuitry that requires clocks which are in tight skew tolerance with the CPU clock. The voltage swing of these Clocks is controlled by the Voltage level applied to the VDDL2 pin of the device. See the Functionality Table for a list of the specific frequencies that are available for these Clocks and the selection codes to produce them. #### 48MHz This is a fixed frequency Clock output that is typically used to drive USB devices. #### 24/48MHz Fixed frequency clock output. 24MHz output if Pin1=1 at power up. 48MHz if pin1=0 at power up. #### **IOAPIC** (0:1) This Output is a fixed frequency Output Clock that runs at the Reference Input (typically 14.31818MHz). Its voltage level swing is controlled by VDDL1 and may operate at 2.5 or 3.3 volts. ### REF0/SEL 48# This is an input pin during power up only. During power up if high, then pin 23 is a 24MHz fixed clock during normal operation. If Low during power up, pin 23 is a 48MHz fixed clock during normal operation. During normal operation, REF0 is an output which is a fixed frequency running at 14.318MHz. ### **REF(1:2)** The REF Outputs are fixed frequency Clocks that run at the same frequency as the Input Reference Clock X1 or the Crystal (typically 14.31818MHz) attached across X1 and X2. #### PCICLK F This Output is equal to PCICLK(0:6) and is FREE RUNNING, and will not be stopped by PCI STOP#. ### PCICLK(0:6) These Output Clocks generate all the PCI timing requirements for a Pentium/Pro based system. They conform to the current PCI specification. They run at 33.3 MHz. ### SEL 100/66.6# This Input pin controls the frequency of the Clocks at the CPUCLK, PCICLK and SDRAM output pins. If a logic "1" value is present on this pin, the 100MHz Clock will be selected. If a logic "0" is used, the 66.6MHz frequency will be selected. The PCI clock is multiplexed to be 33.3MHz for both select cases. PCI is synchronous at the rising edge of PCI to the CPU rising edge (with the skew making CPU early). ## **Technical Pin Function Descriptions** ### PWR DWN# This is an asynchronous active Low Input pin used to Power Down the device into a Low Power state by not removing the power supply. The internal Clocks are disabled and the VCO and Crystal are stopped. Powered Down will also place all the Outputs in a low state at the end of their current cycle. The latency of Power Down will not be greater than 3ms. ### CPU STOP# This is a synchronous active Low Input pin used to stop the CPUCLK clocks in an active low state. All other Clocks including SDRAM clocks will continue to run while this function is enabled. The CPUCLK's will have a turn ON latency of at least 3 CPU clocks. This input pin is valid only when MODE=0 (Power Management Mode) ### PCI STOP# This is a synchronous active Low Input pin used to stop the PCICLK clocks in an active low state. It will not affect PCICLK F nor any other outputs. This input pin is valid only when MODE=0 (Power Management Mode) ## **Power Management** ## **Clock Enable Configuration** | CPU_STOP# | PCI_STOP# | PWR_DWN# | CPUCLK | PCICLK | Other Clocks,<br>REF,<br>IOAPICs,<br>48 MHz 0<br>48 MHz 1 | Crystal | VCOs | |-----------|-----------|----------|-------------|----------|-----------------------------------------------------------|---------|---------| | X | X | 0 | Low | Low | Stopped | Off | Off | | 0 | 0 | 1 | Low | Low | Running | Running | Running | | 0 | 1 | 1 | Low | 33.3 MHz | Running | Running | Running | | 1 | 0 | 1 | 100/66.6MHz | Low | Running | Running | Running | | 1 | 1 | 1 | 100/66.6MHz | 33.3 MHz | Running | Running | Running | Full clock cycle timing is guaranteed at all times after the system has initially powered up except where noted. During power up and power down operations using the PD# select pin will not cause clocks of a shorter or longer pulse than that of the running clock. The first clock pulse coming out of a stopped clock condition may be slightly distorted due to clock network charging circuitry. Board routing and signal loading may have a large impact on the initial clock distortion also. ### **ICS9148-32 Power Management Requirements** | SIGNAL | SIGNAL STATE | Latency<br>No. of rising edges of free<br>running PCICLK | |------------|-----------------------------------|----------------------------------------------------------| | CPU_ STOP# | 0 (Disabled) <sup>2</sup> | 1 | | | 1 (Enabled) <sup>1</sup> | 1 | | PCI_STOP# | 0 (Disabled) <sup>2</sup> | 1 | | | 1 (Enabled) <sup>1</sup> | 1 | | PD# | 1 (Normal Operation) <sup>3</sup> | 3ms | | | 0 (Power Down) <sup>4</sup> | 2max | #### Notes. - 1. Clock on latency is defined from when the clock enable goes active to when the first valid clock comes out of the device. - 2. Clock off latency is defined from when the clock enable goes inactive to when the last clock is driven low out of the device. - 3. Power up latency is when PD# goes inactive (high) to when the first valid clocks are output by the device. 4. Power down has controlled clock counts applicable to CPUCLK, PCICLK only. - The REF and IOAPIC will be stopped independent of these. # Serial Bitmap Byte 3: Functionality & Frequency Select & Sperad Select Register | Bit | | Description | | | PWD | | |-----|----------------------|-------------------|-------------|-------|-----|--| | 7 | 0: 0 | Center Spread ±0 | ).255% | | 0 | | | / | 1: [ | Oown Spread 0 t | o -0.6% | | U | | | | SEL 100/66.6# | Bits 5 4 | CPU | PCI | | | | | or Bit 6 | DIIS J 4 | MHz | MHz | | | | | 0 | 0 0 | 68.5 | 34.25 | | | | | 0 | 0 1 | 75 | 37.5 | | | | 6:4 | 0 | 1 0 | 83.3 | 41.6 | | | | 0:4 | 0 | 1 1 | 66.6 | 33.3 | 000 | | | | 1 | 0 0 | 103 | 34.3 | 000 | | | | 1 | 0 1 | 112 | 37.3 | | | | | 1 | 1 0 | 133.3 | 44.43 | | | | | 1 | 1 1 | 100 | 33.3 | | | | | 0 - Frequency is s | elected by hardy | vare select | | | | | 3 | SEL100166.6# | | | | 0 | | | | 1 - Frequency is so | elected by 6:4 al | bove | | | | | 2 | | (Reserved) | | | | | | | 00 - Normal opera | ition | | | | | | 10 | 01 - Test mode | | | | | | | 10 | 10 - Spread sprect | rum ON | | | 00 | | | | 11 - Tristate all ou | tputs | | | | | ## Byte 4: | Bit | Pin# | Pin Name | PWD | Description | | | |-----|-------|----------|-----|---------------|---------------|--| | DIL | PIII# | Pin Name | PWD | Bit Value = 0 | Bit Value = 1 | | | 7 | - | - | - | (Reserved) | (Reserved) | | | 6 | - | - | - | (Reserved) | (Reserved) | | | 5 | ı | - | - | (Reserved) | (Reserved) | | | 4 | - | - | - | (Reserved) | (Reserved) | | | 3 | 35 | CPUCLK3 | 1 | Disabled | Enabled | | | | 33 | CIOCLINS | 1 | (low) | Litabled | | | 2 | 36 | CPUCLK2 | 1 | Disabled | Enabled | | | | 30 | CI CCERE | 1 | (low) | Endored | | | 1 | 39 | CPUCLK1 | 1 | Disabled | Enabled | | | 1 | 37 | CI CCLKI | 1 | (low) | Litabled | | | 0 | 40 | CPUCLK0 | 1 | (Disabled) | Enabled | | | J | 70 | CI CCLK0 | 1 | (low) | Lindoled | | **Notes:** 1 = Enabled; 0 = Disabled, outputs held low Note: PWD = Power-Up Default # RENESAS ## Byte 5: | Bit | Pin# | Pin Name | PWD | Description | | | |-----|-------|-------------|-----|----------------|---------------|--| | DIL | FIII# | riii Naiile | FWD | Bit Value = 0 | Bit Value = 1 | | | 7 | 7 | PCICLK_F | 1 | Disabled (low) | Enabled | | | 6 | 14 | PCICLK6 | 1 | Disabled (low) | Enabled | | | 5 | 16 | PCICLK5 | 1 | Disabled (low) | Enabled | | | 4 | 14 | PCICLK4 | 1 | Disabled (low) | Enabled | | | 3 | 13 | PCICLK3 | 1 | Disabled (low) | Enabled | | | 2 | 11 | PCICLK2 | 1 | Disabled (low) | Enabled | | | 1 | 6 | PCICLK1 | 1 | Disabled (low) | Enabled | | | 0 | 5 | PCICLK0 | 1 | Disabled (low) | Enabled | | **Notes:** 1 = Enabled; 0 = Disabled, outputs held low ## Byte 6: | Bit | Pin# | Pin Name | PWD | Descr | iption | |-----|-------|------------|-----|---------------------|---------------| | DIL | PIII# | riii Naine | PWD | Bit Value $= 0$ | Bit Value = 1 | | 7 | - | - | 0 | (Reserved) | (Reserved) | | 6 | - | - | 0 | (Reserved) | (Reserved) | | 5 | 44 | IOAPIC1 | 1 | Disabled (low) | Enabled | | 4 | 45 | IOAPIC1 | 0 | Disabled (low) | Enabled | | 3 | - | - | 0 | (Reserved) | (Reserved) | | 2 | 47 | REF2 | 0 | Disabled (low) | Enabled | | 1 | 2 | REF1 | 1 | (Disabled)<br>(low) | Enabled | | 0 | 1 | REF0 | 1 | (Disabled)<br>(low) | Enabled | **Notes:** 1 = Enabled; 0 = Disabled, outputs held low ## CPU\_STOP# Timing Diagram CPUSTOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPUCLKs for low power operation. CPU\_STOP# is synchronized by the ICS9148-32. The minimum that the CPUCLK is enabled (CPU\_STOP# high pulse) is 100 CPUCLKs. All other clocks will continue to run while the CPUCLKs are disabled. The CPUCLKs will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. CPUCLK on latency is less than 4 CPUCLKs and CPUCLK off latency is less than 4 CPUCLKs. #### Notes: - 1. All timing is referenced to the internal CPUCLK. - CPU\_STOP# is an asynchronous input and metastable conditions may exist. This signal is synchronized to the CPUCLKs inside the ICS9148-32. - 3. All other clocks continue to run undisturbed. - 4. PD# and PCI STOP# are shown in a high (true) state. ## PCI\_STOP# Timing Diagram PCI\_STOP# is an asynchronous input to the **ICS9148-32**. It is used to turn off the PCICLK (0:6) clocks for low power operation. PCI\_STOP# is synchronized by the **ICS9148-32** internally. The minimum that the PCICLK (0:6) clocks are enabled (PCI\_STOP# high pulse) is at least 10 PCICLK (0:6) clocks. PCICLK (0:6) clocks are stopped in a low state and started with a full high pulse width guaranteed. PCICLK (0:6) clock on latency cycles are only one rising PCICLK. Clock off latency is one PCICLK clock. ### Notes: - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9148 device.) - 2. PCI\_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized inside the ICS9148-32. - 3. All other clocks continue to run undisturbed. - 4. PD# and CPU STOP# are shown in a high (true) state. ## **PD# Timing Diagram** The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is an asynchronous active low input. This signal is synchronized internally by the **ICS9148-32** prior to its control action of powering down the clock synthesizer. Internal clocks will not be running after the device is put in power down state. When PD# is active (low) all clocks are driven to a low state and held prior to turning off the VCOs and the Crystal oscillator. The power on latency is guaranteed to be less than 3 ms. The power down latency is less than three CPUCLK cycles. PCI\_STOP# and CPU\_STOP# are don't care signals during the power down operations. ### Notes: - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9148 device). - 2. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside the ICS9148. - 3. The shaded sections on the VCO and the Crystal signals indicate an active clock is being generated. ## **Absolute Maximum Ratings** Supply Voltage . . . . . . . . . . . . . . . . . . 7.0 V Logic Inputs . . . . . . . . . . . . GND –0.5 V to $V_{DD}$ +0.5 V Ambient Operating Temperature ...... $0^{\circ}$ C to $+70^{\circ}$ C Storage Temperature . . . . . . . . . . . . . . . . $-65^{\circ}$ C to $+150^{\circ}$ C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ## **Electrical Characteristics - Input/Supply/Common Output Parameters** $T_A = 0$ - 70C; Supply Voltage $V_{DD} = V_{DDL} = 3.3 \text{ V} + /-5\%$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-------------------------|------------------------------------------------------|---------------|--------|----------------|-------| | Input High Voltage | $V_{IH}$ | | 2 | | $V_{DD} + 0.3$ | V | | Input Low Voltage | $V_{IL}$ | | $V_{SS}$ -0.3 | | 0.8 | V | | Input High Current | $I_{IH}$ | $V_{IN} = V_{DD}$ | | 0.1 | 5 | μΑ | | Input Low Current | $I_{\rm IL1}$ | $V_{IN} = 0$ V; Inputs with no pull-up resistors | -5 | 2.0 | | μΑ | | Input Low Current | $I_{IL2}$ | V <sub>IN</sub> = 0 V; Inputs with pull-up resistors | -200 | -100 | | μΑ | | Operating | $I_{DD3.3OP66}$ | C <sub>L</sub> = 0 pF; Select @ 66MHz | | 60 | 170 | mA | | Supply Current | I <sub>DD3.3OP100</sub> | C <sub>L</sub> = 0 pF; Select @ 100MHz | | 66 | 170 | | | Power Down | $I_{DD3.3PD}$ | $C_L = 0$ pF; With input address to Vdd or GND | ) | 3 | 650 | μΑ | | Supply Current | | | | | | | | Input frequency | $F_{i}$ | $V_{DD} = 3.3 \text{ V};$ | | 14.318 | | MHz | | Input Capacitance <sup>1</sup> | $C_{IN}$ | Logic Inputs | | | 5 | pF | | | $C_{INX}$ | X1 & X2 pins | 27 | 36 | 45 | pF | | Transition Time <sup>1</sup> | $T_{trans}$ | To 1st crossing of target Freq. | | | 3 | ms | | Settling Time <sup>1</sup> | $T_s$ | From 1st crossing to 1% target Freq. | | 5 | | ms | | Clk Stabilization <sup>1</sup> | $T_{STAB}$ | From $V_{DD} = 3.3 \text{ V}$ to 1% target Freq. | | | 3 | ms | | Skew <sup>1</sup> | T <sub>AGP-PCI1</sub> | $V_T = 1.5 \text{ V};$ | 1 | 3.5 | 4 | ns | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - Input/Supply/Common Output Parameters** $T_A = 0 - 70C$ ; Supply Voltage $V_{DD} = 3.3 \text{ V} + /-5\%$ , $V_{DDL} = 2.5 \text{ V} + /-5\%$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|---------------|------------------------------------------------|-----|-----|-----|-------| | Operating | IDD2.50P66 | C <sub>L</sub> = 0 pF; Select @ 66.8 MHz | | 16 | 72 | mA | | Supply Current | IDD2.5OP100 | CL = 0 pF; Select @ 100 MHz | | 23 | 100 | mA | | Power Down Supply<br>Current | $I_{DD2.5PD}$ | $C_L = 0$ pF; With input address to Vdd or GND | | 10 | 100 | μА | | gr 1 | tcpu-agp | | 0 | 0.5 | 1 | ns | | Skew <sup>1</sup> | tcpu-pci2 | $V_T = 1.5 \text{ V}; V_{TL} = 1.25 \text{ V}$ | 1 | 2.6 | 4 | ns | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - CPUCLK** $T_A = 0 - 70C$ ; $V_{DD} = 3.3 \text{ V} + /-5\%$ , $V_{DDL} = 2.5 \text{ V} + /-5\%$ ; $C_L = 20 \text{ pF}$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|--------------------------------------|--------------------------------------------------|------|------|------|-------| | Output High Voltage | $V_{OH2B}$ | $I_{OH} = -12.0 \text{ mA}$ | 2 | 2.3 | | V | | Output Low Voltage | $V_{OL2B}$ | $I_{OL} = 12 \text{ mA}$ | | 0.2 | 0.4 | V | | Output High Current | $I_{OH2B}$ | $V_{OH} = 1.7 \text{ V}$ | | -41 | -19 | mA | | Output Low Current | $I_{OL2B}$ | $V_{OL} = 0.7 \text{ V}$ | 19 | 37 | | mA | | Rise Time | $t_{r2B}^{1}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.0 \text{ V}$ | | 1.25 | 1.6 | ns | | Fall Time | $t_{f2B}^{1}$ | $V_{OH} = 2.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1 | 1.6 | ns | | Duty Cycle | $d_{t2B}^{-1}$ | $V_T = 1.25 \text{ V}$ | 45 | 48 | 55 | % | | Skew | $t_{sk2B}^{1}$ | $V_{\rm T} = 1.25 \text{ V}$ | | 30 | 175 | ps | | Jitter, Cycle-to-cycle | t <sub>jcyc-cyc2B</sub> <sup>1</sup> | $V_{\rm T} = 1.25 \text{ V}$ | | 150 | 250 | ps | | Jitter, One Sigma | $t_{j1s2B}^{1}$ | $V_T = 1.25 \text{ V}$ | | 40 | 150 | ps | | Jitter, Absolute | t <sub>jabs2B</sub> <sup>1</sup> | $V_T = 1.25 \text{ V}$ | -250 | 140 | +250 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - IOAPIC** $T_{A} = 0 - 70C; \ V_{DD} = 3.3 \ V + / -5\%, \ V_{DDL} = 2.5 \ V + / -5\%; \ C_{L} = 20 \ pF$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-------------------|--------------------------------------------------|-----|------|-----|-------| | Output High Voltage | V <sub>OH4B</sub> | $I_{OH} = -18 \text{ mA}$ | 2 | 2.2 | | V | | Output Low Voltage | V <sub>OL4B</sub> | $I_{OL} = 18 \text{ mA}$ | | 0.33 | 0.4 | V | | Output High Current | I <sub>OH4B</sub> | V <sub>OH</sub> = 1.7 V | | -41 | -28 | mA | | Output Low Current | I <sub>OL4B</sub> | $V_{OL} = 0.7 \text{ V}$ | 29 | 37 | | mA | | Rise Time <sup>1</sup> | Tr4B | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.0 \text{ V}$ | | 1.3 | 1.6 | ns | | Fall Time <sup>1</sup> | T <sub>f4B</sub> | $V_{OH} = 2.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.1 | 1.6 | ns | | Duty Cycle <sup>1</sup> | $D_{t4B}$ | $V_T = 1.25 \text{ V}$ | 45 | 54 | 55 | % | | Skew <sup>1</sup> | $t_{sk4B}^{1}$ | $V_T = 1.25 \text{ V}$ | | 60 | 250 | ps | | Jitter, One Sigma <sup>1</sup> | Tj1s4B | $V_T = 1.25 \text{ V}$ | | 1 | 3 | % | | Jitter, Absolute <sup>1</sup> | Tjabs4B | $V_T = 1.25 \text{ V}$ | -5 | | 5 | % | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - PCICLK** $T_{A} = 0 \text{ - } 70C; \ V_{DD} = V_{DDL} = 3.3 \ V \text{ +/-5\%} \ ; \ C_{L} = 30 \ pF$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|--------------------------------------------------|------|-----|-----|-------| | Output High Voltage | V <sub>OH1</sub> | $I_{OH} = -11 \text{ mA}$ | 2.4 | 3.1 | | V | | Output Low Voltage | V <sub>OL1</sub> | $I_{OL} = 9.4 \text{ mA}$ | | 0.1 | 0.4 | V | | Output High Current | I <sub>OH1</sub> | $V_{OH} = 2.0 \text{ V}$ | | -62 | -22 | mA | | Output Low Current | $I_{OL1}$ | $V_{OL} = 0.8 \text{ V}$ | 16 | 57 | | mA | | Rise Time <sup>1</sup> | $t_{r1}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 1.5 | 2 | ns | | Fall Time <sup>1</sup> | tfl | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.1 | 2 | ns | | Duty Cycle <sup>1</sup> | $d_{t1}$ | $V_T = 1.5 \text{ V}$ | 45 | 50 | 55 | % | | Skew <sup>1</sup> | $t_{sk1}$ | $V_T = 1.5 \text{ V}$ | | 140 | 500 | ps | | Jitter, One Sigma <sup>1</sup> | tj1s1 | $V_T = 1.5 \text{ V}$ | | 17 | 150 | ps | | Jitter, Absolute <sup>1</sup> | tjabs1 | $V_T = 1.5 \text{ V}$ | -500 | 70 | 500 | ps | Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - REF** $T_A = 0 - 70C$ ; $V_{DD} = V_{DDL} = 3.3 \text{ V} + /-5\%$ ; $C_L = 20 \text{ pF} \text{ (unless otherwise stated)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|--------------------------------------------------|-----|------|-----|-------| | Output High Voltage | V <sub>OH5</sub> | $I_{OH} = -12 \text{ mA}$ | 2.6 | 3.1 | | V | | Output Low Voltage | V <sub>OL5</sub> | $I_{OL} = 9 \text{ mA}$ | | 0.17 | 0.4 | V | | Output High Current | I <sub>OH5</sub> | $V_{OH} = 2.0 \text{ V}$ | | -44 | -22 | mA | | Output Low Current | Iol5 | $V_{OL} = 0.8 \text{ V}$ | 29 | 42 | | mA | | Rise Time <sup>1</sup> | $t_{r5}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 1.4 | 2 | ns | | Fall Time <sup>1</sup> | tß | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.1 | 2 | ns | | Duty Cycle <sup>1</sup> | d <sub>t5</sub> | $V_T = 1.5 \text{ V}$ | 47 | 54 | 57 | % | | Jitter, One Sigma <sup>1</sup> | tj1s5 | $V_T = 1.5 \text{ V}$ | | 1 | 3 | % | | Jitter, Absolute <sup>1</sup> | tjabs5 | $V_T = 1.5 \text{ V}$ | | 3 | 5 | % | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - 48, 24 MHz** $T_A = 0 - 70C; \ V_{DD} = V_{DDL} = 3.3 \ V + / -5\%; \ C_L = 20 \ pF \ (unless \ otherwise \ stated)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|--------------------------------------------------|-----|------|-----|-------| | Output High Voltage | Voh5 | Іон = -12 mA | 2.6 | 3 | | V | | Output Low Voltage | V <sub>OL5</sub> | $I_{OL} = 9 \text{ mA}$ | | 0.14 | 0.4 | V | | Output High Current | Іон5 | $V_{OH} = 2.0 \text{ V}$ | | -44 | -22 | mA | | Output Low Current | Iol5 | $V_{OL} = 0.8 \text{ V}$ | 16 | 42 | | mA | | Rise Time <sup>1</sup> | t <sub>r</sub> 5 | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 1.2 | 4 | ns | | Fall Time <sup>1</sup> | ts | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.2 | 4 | ns | | Duty Cycle <sup>1</sup> | d <sub>t5</sub> | $V_T = 1.5 \text{ V}$ | 45 | 52 | 55 | % | | Jitter, One Sigma <sup>1</sup> | tj1s5 | $V_T = 1.5 \text{ V}$ | | 1 | 3 | % | | Jitter, Absolute <sup>1</sup> | tjabs5 | $V_T = 1.5 \text{ V}$ | · | 3 | 5 | % | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. # SSOP Package | SYMBOL | CO | MMON DIME | ENSIONS | VARIATIONS | D | | | N | |--------|----------------|-----------|---------|------------|------|------|------|----| | | MIN. | NOM. | MAX. | | MIN. | NOM. | MAX. | | | A | .095 | .101 | .110 | AC | .620 | .625 | .630 | 48 | | A1 | .008 | .012 | .016 | AD | .720 | .725 | .730 | 56 | | A2 | .088 | .090 | .092 | | | | | | | В | .008 | .010 | .0135 | | | | | | | C | .005 | .006 | .0085 | | | | | | | D | See Variations | | | | | | | | | Е | .292 | .296 | .299 | | | | | | | e | 0.025 BSC | | | | | | | | | Н | .400 | .406 | .410 | | | | | | | h | .010 | .013 | .016 | | | | | | | L | .024 | .032 | .040 | | | | | | | N | See Variations | | | | | | | | | ~ | 0° | 5° | 8° | | | | | | | X | .085 | .093 | .100 | | | | | | This table in inches # **Ordering Information** ICS9148F-32 ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.