### P9243-GB **Datasheet**

# **Description**

The P9243-GB is a highly integrated, magnetic induction, wireless power transmitter that supports up to 15W in compliance with the WPC-1.2.4 specification or proprietary applications. It is compatible with all popular wireless charging protocols including the WPC Baseline Power Profile (BPP), Extended Power Profile (EPP), up to 7.5W charging for iPhones, and Samsung Fast Charge. This system-on-chip solution (SoC) operates with an input voltage range of 5V to 19V.

The P9243-GB transmitter IC includes an industry-leading 32-bit ARM® Cortex®-M0 processor, offering a high level of programmability and extremely low standby power consumption. The P9243-GB has only pre-programmed bootloader firmware in the internal memory, and must be used in conjunction with an external flash memory that contains application firmware. This architecture gives the user the flexibility to change the firmware in the external flash to meet application-specific requirements.

The P9243-GB transmitter generates power through the power coil, detects the presence of a wireless power receiver, decodes the communication packets from the receiver, and adjusts the transmitted power by controlling the voltage based on feedback from the receiver. The device is specially designed to support fixedfrequency operation as described in the WPC MP-A11 coil configuration with an external input step-down buck regulator. It uses an external oscillator for very accurate 127.7kHz fixed frequency operation.

The transmitter detects if a foreign metal object is placed on the transmitter pad via advanced Q detection. The microcontroller empowers the user to customize foreign object detection (FOD) threshold settings. The I2C serial communication allows the user to read the transmitter's basic information, such as voltage, current, frequency, and fault conditions.

The P9243-GB is available in a lead-free, space-saving 48-VFQFPN package. The product is rated for a -40ºC to +85ºC operating temperature range.

# Typical Applications

- BPP and EPP Wireless Charging Pads
- Up to 7.5W charging for iPhones
- Samsung Fast Charging Pads
- After-Market Automotive Wireless Charging Pads

### Features

- Power transfer up to 15W at receiver side
- Wide input voltage range: 5V to 19V
- WPC-1.2.4 compatible, MP-A11 coil configuration
- Supports system parameters configuration using a GUI
- Integrated drivers for external power MOSFETs
- Embedded 32-bit ARM® Cortex®-M0 processor (trademark of ARM, Ltd.)
- Simultaneous voltage and current demodulation scheme for WPC communication
- Integrated current sense amplifier
- Supports accurate 127.7kHz frequency operation
- Feedback control for external input step-down regulator
- Dedicated remote temperature sensing
- User-programmable power transfer LED indicators
- User-programmable foreign objects detection (FOD)
- WPC EPP-based Q-factor detection
- Active-LOW enable pin for electrical on/off
- Over-current and over-temperature protection
- Supports I2C interface
- -40°C to +85°C ambient operating temperature range
- 48-VFQFPN (6 × 6 mm) RoHS-compliant package

# Typical Application Circuit



# **Contents**





# **List of Figures**





# **List of Tables**



# <span id="page-4-0"></span>1. Pin Assignments

#### <span id="page-4-1"></span>Figure 1. Pin Assignments



# <span id="page-5-0"></span>2. Pin Descriptions

#### <span id="page-5-1"></span>Table 1. Pin Descriptions

Note: See important table notes at the end of the table.





<span id="page-6-0"></span>[a] GPIO\_A2 to GPIO\_A7 are multi-function pins. With a firmware (FW) change, GPIO\_A5 can be set to ADC inputs.

# <span id="page-7-0"></span>3. Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses beyond those listed under "Absolute Maximum Ratings" might cause permanent damage to P9243-GB. Functional operation of P9243-GB at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions for extended periods could affect long-term reliability.

#### <span id="page-7-1"></span>Table 2. Absolute Maximum Ratings



<span id="page-7-3"></span>[a] All voltages are referred to ground unless otherwise noted. All GND pins and the exposed pad (EP) are connected internally and must also be connected together.

<span id="page-7-4"></span>[b] During system application operation, pins SW\_S, SW\_BRG1, SW\_BRG2, GH\_BRG1, GH\_BRG2, GL\_BRG1, GL\_BRG2 can momentarily go below ground by as much as -6.0V for no longer than 100ns.

<span id="page-7-5"></span>[c] When measuring the GL\_BRG1 and GL\_BRG2 pins' absolute maximum voltage, the current must be limited to within the "Absolute Peak" and "DC Drive" current specifications.

#### <span id="page-7-2"></span>Table 3. Package Thermal Information



<span id="page-7-6"></span>[a] The maximum power dissipation is P<sub>D(MAX)</sub> = (T<sub>J(MAX)</sub> - T<sub>A</sub>) /  $\theta_{JA}$  where T<sub>J(MAX)</sub> is 125°C. Exceeding the maximum allowable power dissipation will result in excessive die temperature, and the device will enter thermal shutdown.

<span id="page-7-7"></span>[b] This thermal rating was calculated on a JEDEC 51-standard 4-layer board with the dimensions 76.2 × 114.3 mm in still air conditions.

<span id="page-7-8"></span>[c] Actual thermal resistance is affected by PCB size, solder joint quality, layer count, copper thickness, air flow, altitude, and other unlisted variables.

#### <span id="page-8-0"></span>Table 4. ESD Information



# <span id="page-9-0"></span>4. Electrical Characteristics

#### <span id="page-9-1"></span>Table 5 Electrical Characteristics

Note:  $V_{IN}$  = 5V,  $\overline{EN}$  = LOW, TA = -40°C to +85°C, unless otherwise noted. Typical values are at 25°C.





<span id="page-10-0"></span>[a] The input voltage operating range is dependent upon the type of transmitter power stage (full-bridge, half-bridge) and transmitting coil inductance. WPC specifications should be consulted for appropriate input voltage ranges by end-product type.

<span id="page-10-1"></span>[b] Do not externally load. For internal biasing only.

<span id="page-10-2"></span>[c] A 20mΩ, 1% or better sense resistor and 10Ω, 1% input filter resistors are required to meet the FOD specification.

# <span id="page-11-0"></span>5. Typical Performance Characteristics

The following performance characteristics are measured with a P9221-R-EVK 15W Wireless Power Receiver (RX) at  $T_A = +25^{\circ}$ C, V<sub>IN</sub> = 5V to 19V, and EN = LOW unless otherwise noted.



<span id="page-11-1"></span>Figure 2. Efficiency vs. Output Load:  $V_{\text{OUT\_RX}} = 12V$ 

#### <span id="page-11-2"></span>Figure 3. Full Load Efficiency and Charging Map vs. XY Positions (in mm scale): Vin = 19V, Vout = 12V, Spacer = 2.5mm



The following performance characteristics are measured with a P9221-R-EVK, 15W Wireless Power Receiver (RX) at  $T_A = +25^{\circ}$ C, V<sub>IN</sub> = 5V to 19V, and  $\overline{EN}$  = LOW unless otherwise noted.



#### <span id="page-12-0"></span>Figure 4. Efficiency vs. Output Load:  $V_{\text{OUT,RX}} = 9V$

#### <span id="page-12-1"></span>Figure 5. Full Load Efficiency and Charging Map vs. XY Positions (in mm scale): Vin = 12V, Vout = 9V, Spacer = 2.5mm



The following performance characteristics are measured with a P9221-R-EVK, 15W Wireless Power Receiver (RX) at  $T_A = +25^{\circ}$ C, V<sub>IN</sub> = 5V to 19V, and  $\overline{EN}$  = LOW unless otherwise noted.



#### <span id="page-13-0"></span>Figure 6. Efficiency vs. Output Load:  $V_{\text{OUT\_RX}} = 5V$

#### <span id="page-13-1"></span>Figure 7. Full Load Efficiency and Charging Map vs. XY Positions (in mm scale): Vin = 12V, Vout = 5V, Spacer = 2.5mm



The following performance characteristics are measured with a P9221-R-EVK, 15W Wireless Power Receiver (RX) at  $T_A = +25^{\circ}$ C, V<sub>IN</sub> = 5V to 19V, and  $\overline{EN} =$  LOW unless otherwise noted.



<span id="page-14-0"></span>Figure 8. Internal Buck Load Regulation

<span id="page-14-1"></span>



The following performance characteristics are measured with a P9221-R-EVK, 15W Wireless Power Receiver (RX) at  $T_A = +25^{\circ}$ C, V<sub>IN</sub> = 5V to 19V, and  $\overline{\overline{\text{EN}}}$  = LOW unless otherwise noted.



<span id="page-15-0"></span>Figure 10. Load Regulation vs. Output Load: LDO18

<span id="page-15-1"></span>



The following performance characteristics are measured with a P9221-R-EVK, 15W Wireless Power Receiver (RX) at  $T_A = +25^{\circ}$ C, V<sub>IN</sub> = 5V to 19V, and  $\overline{EN}$  = LOW unless otherwise noted. Note: See the schematic in [Figure 28](#page-32-0) for the location of the signals in these figures.



<span id="page-16-0"></span>Figure 12. USB Adaptor Start-up: Ch1 = VBRIDGE, Ch2 = Vin, Ch3 = D-, Ch4 = D+

<span id="page-16-1"></span>



 $V_{IN}$  = 5V to 19V;  $\overline{EN}$  = LOW. The following performance characteristics are measured with a P9221-R-EVK, 15W Wireless Power Receiver (RX) at  $T_A$  = +25°C unless otherwise noted. Note: See the schematic in [Figure 28](#page-32-0) for the location of the signals in these figures.



<span id="page-17-0"></span>Figure 14. Enable and Disable of External Buck Regulator: Ch1 = VBRIDGE, Ch2 = Tx\_SW, Ch3 = GPIO\_B4

# <span id="page-18-0"></span>6. Function Block Diagram

#### <span id="page-18-1"></span>Figure 15. Functional Block Diagram



# <span id="page-19-0"></span>7. General Description

A wireless power charging system has a base station with one or more transmitters that make power available via DC-to-AC inverter(s) and transmit the power over a loosely-coupled inductor pair to a receiver in a mobile device. Before each transmitter and receiver pair starts transferring power, a power contract will be agreed upon and created by the RX and TX. The amount of power transferred to the mobile device is controlled by the wireless power receiver via sending communication packets to the transmitter to increase, decrease, or maintain the power level. If a fault is detected, the transmitter can also stop power transfer to protect the system. A receiver can also initiate a stop power transfer command by sending an EPT Packet. The communication packet from receiver to transmitter is purely digital and consists of logic 1s and 0s, which are added on top of the power link that exists between the transmitter (TX) and receiver (RX) coil. Amplitude shift keying (ASK) is used for the communication from receiver to transmitter; while communication from transmitter to receiver is achieved by frequency shift keying (FSK) modulation over the power signal frequency.

When the transmitter is not delivering power, it is in Standby Mode. The transmitter remains in Standby Mode and periodically pings until it detects the presence of a receiver. Once an Extended Power Profile (EPP) receiver is detected, such as the P9221-R-EVK or equivalent, the transmitter may provide up to 15W of output power depending on the power contract between the transmitter and receiver. If a Baseline Power Profile (BPP) receiver is present, the transmitter can deliver up to 5W of output power.

The P9243-GB has features that ensure a high level of functionality and compliance with the WPC V1.2.4 specification requirements as illustrated i[n Figure 16,](#page-20-3) including a power path that efficiently achieves power transfer, a simple and robust communication demodulation circuit, safety and protection circuits, configuration, and status indication circuits.

The P9243-GB converges all popular wireless charging protocols including WPC Baseline Power Profile (BPP), Extended Power Profile (EPP), up to 7.5W charging for iPhones, and Android proprietary fast charging modes. Depending on the type and capability of the power supply, the P9243-GB may operate in different modes. A USB adaptor detection circuit is also implemented in P9243-GB by firmware. The P9243-GB can detect input ports such as USB Standard Downstream Port (SDP), USB Charger Downstream Port (CDP), USB Dedicated Charging Port (DCP), and other AC/DC adaptors. When the connected power supply is limited at 5V, the P9243-GB functions as a BPP transmitter and can deliver up to 5W at the Rx output.

The P9243-GB supports constant and fixed frequency operation during power transfer. Under such application scenarios, the full-bridge input voltage is adjusted to control the P9243-GB transmitted power, while its operating frequency is fixed at 127.7 kHz. The accuracy depends on that of the external clock or oscillator. When using the Fixed-Frequency Operation Mode, an external step-down converter is employed in the P9243-GB reference design to control the input voltage of the full-bridge inverter. Thus, the output of the step-down buck regulator is connected to the input of the P9243-GB full-bridge inverter. A PWM signal from the P9243-GB is employed to control the output of the buck regulator by adjusting its duty ratio. To respond to an increase or decrease in the power request from receiver, the P9243-GB regulates the duty ratio of the PWM signal accordingly.

# <span id="page-20-0"></span>8. WPC Mode Characteristics

The WPC-1.2.4 extended power profile wireless power specification has a Selection Phase, Ping Phase, Identification and Configuration Phase, Negotiation Phase, Calibration Phase, Power Transfer Phase, and Renegotiation Phase, as shown i[n Figure 16.](#page-20-3)

<span id="page-20-3"></span>Figure 16. WPC Power-Transfer Phases Flow Chart



### <span id="page-20-1"></span>8.1 Selection Phase

In the Selection Phase, the power transmitter determines if it will proceed to the Ping Phase after detecting the placement of an object. In this phase, the power transmitter typically monitors the interface surface for the placement and removal of objects using a measurement signal. This measurement signal is low level in order to not wake up a power receiver if it is positioned on the interface surface.

# <span id="page-20-2"></span>8.2 Ping Phase (Digital Ping)

In the Ping Phase, the power transmitter will start transmitting a power signal and will also detect the response from a possible power receiver. This response ensures that the power transmitter is linking to a power receiver rather than to some unknown object. When a WPC-compatible power receiver is placed on a WPC-compatible charging pad, it responds to the power signal by rectifying the power signal. When the receiver's internal bias voltage is greater than a specific threshold level, then the receiver is initiated, enabling the WPC communication protocol. If the power transmitter correctly receives a signal strength packet, the power transmitter proceeds to the Identification and Configuration Phase, maintaining the power signal output to the receiver.

### <span id="page-21-0"></span>8.3 Identification and Configuration Phase

This protocol extends the digital ping in order to enable the power receiver to communicate the relevant information in the Identification and Configuration Phase. The Identification and Configuration Phase is part of the WPC protocol so that the power transmitter and power receiver establish an initial default power transfer contract.

In the Configuration Phase, the power transmitter and receiver exchange information for a default power transfer contract as follows:

- **The power transmitter receives the configuration packet.**
- If the power transmitter does not acknowledge the request (does not transmit FSK modulation), power receiver will assume a BPP transmitter is present.

### <span id="page-21-1"></span>8.4 Negotiation Phase

Under the scenario that both transmitter and receiver support the EPP, the Negotiation Phase will be initiated by the receiver to further finetune the default power contract established in the Configuration Phase. The power receiver sends negotiation requests to the power transmitter, such as general requests and specific requests, which the power transmitter can grant or deny. In addition, to improve its initial assessment of whether foreign objects are present, the power transmitter compares the quality factor reported by the power receiver with its own measurement. If the power transmitter detects a foreign object, it will return to the Selection Phase.

### <span id="page-21-2"></span>8.5 Calibration Phase

During the Calibration Phase, the power receiver provides information that the power transmitter can use to improve its accuracy to detect foreign objects during power transfer. The calibration can be divided into two different modes. Mode 1 is defined as light load calibration of the transmitted power and received power difference; Mode 2 is defined as the heavy load calibration of the power difference. If the transmitter does not send an ACK to the receiver in either Mode 1 or Mode 2, the receiver remains in the same mode and will not move on to the next stage.

### <span id="page-21-3"></span>8.6 Power-Transfer Phase

In this phase, the power transmitter and power receiver control the power transfer by means of the following packets:

- **Control Error Packets (CEP)**
- Received Power Packet (RPP, FOD-related)
- **End Power Transfer (EPT) Packet**

Once a power contract is established, the transmitter initiates the Power Transfer Phase. The receiver`s control and communication circuit sends control error packets to the transmitter to adjust the rectifier voltage to the level required to maximize the efficiency of the linear regulator, and to send to the transmitter the actual received power packet for foreign-object detection (FOD) to guarantee safe, efficient power transfer.

In the event of an EPT issued by the receiving device, the receiver will send an EPT packet to the transmitter and the transmitter can terminate the existing power transfer.

# <span id="page-22-0"></span>9. Application Information

### <span id="page-22-1"></span>9.1 Internal Power Supply and Internal Bias

The P9243-GB has integrated internal buck regulators and internal LDOs to provide internal power.

#### <span id="page-22-2"></span>9.1.1 Integrated Step-Down Regulator

To provide a power supply for the P9243-GB internal circuitry as well as to reduce the power loss from a wide input voltage range, a step down buck regulator is integrated. It is internally compensated for the convenience of design. It takes the power from the input voltage to the P9243- GB and regulates the DC voltage to 5V for use as an internal VCC\_5V supply.

The internal step-down regulator supplies the power to the integrated MOSFET driver circuits, the internal LDO18, and the LDO33 linear regulators. It must not be used to power any external load.

#### <span id="page-22-3"></span>9.1.2 Linear Regulators – PREG, LDO33, and LDO18

The P9243-GB has three low-dropout (LDO) regulators. The 5V pre-regulator (PREG) provides voltage for the internal bias. The PREG requires a 1µF ceramic bypass capacitor connected from the PREG pin to GND. This capacitor must be placed very close to the PREG pin. The PREG voltage regulator must not be externally loaded.

The LDO33 and LDO18 are used to bias the internal analog and digital circuit. The regulator's input voltage is supplied through the VIN\_LDO pin. Both regulators require a 1μF ceramic capacitor from the pin to GND. Both the LDO18 and LDO33 regulators must not be externally loaded.

### <span id="page-22-4"></span>9.2 Enable Pin

The P9243-GB device can be disabled by applying a logic HIGH to the  $\overline{EN}$  pin. When the voltage on the  $\overline{EN}$  pin is pulled HIGH, operation is suspended and the P9243-GB is placed into the low-current Shut-Down Mode. If EN is pulled LOW, the P9243-GB is enabled and active. The rising and falling threshold for the EN is specified in [Table 5.](#page-9-1)

### <span id="page-22-5"></span>9.3 Software Under-Voltage Lock-Out (UVLO) Protection

The P9243-GB has software UVLO features that protect the adaptor input port from being overloaded. For different adaptor voltages that are established, different UVLO levels are implemented. To guarantee proper functionality, the voltage on the VIN pin must be above the UVLO threshold. If the input voltage stays below the UVLO threshold, the P9243-GB shuts down the system. The thresholds can be configured using the P9243-GB Wireless Power Pro GUI.

#### <span id="page-22-6"></span>Figure 17. UVLO Threshold Definition



### <span id="page-23-0"></span>9.4 Die Temperature Protection

The P9243-GB integrates die thermal shutdown circuitry to prevent damage resulting from excessive thermal stress that might be encountered under fault conditions. This circuitry will shut down or reset the device if the die temperature exceeds the threshold to prevent damage resulting from excessive thermal stress. An internal temperature protection block is enabled in the P9243-GB that monitors the temperature inside the chip.

If the die temperature exceeds 140°C, the P9243-GB shuts down and resumes when the internal temperature drops below 120°C.

### <span id="page-23-1"></span>9.5 External Temperature Sensing – TS

The P9243-GB has a remote temperature sensor input, TS, which can be used to monitor an external temperature by using a thermistor. [Figure 18](#page-23-4) shows the temperature sensor circuits. Specific values for the thermistor and associated components are shown i[n Figure 28.](#page-32-0) Specific thermistor characteristics are included in the thermistor manufacturer's datasheet. The internal ADC compares the TS pin voltage to the threshold value, once the value goes below the threshold value, the P9243-GB will halt power transfer and the system will be notified in the system error register. The default threshold can be configured using the P9243-GB Wireless Power Pro GUI.

#### <span id="page-23-4"></span>Figure 18. NTC Thermistor Connection to the TS Pin



To disable the thermistor, connect the TS pin to the LDO33 pin with a resistor. Do not leave the TS pin floating.

### <span id="page-23-2"></span>9.6 Full-Bridge Driver

The transmitter switching frequency and duty cycle are controlled by the two groups of half-bridge drivers with bootstrap diodes that have been integrated into the P9243-GB. Each driver is capable of driving a half bridge of two N-channel MOSFETs. The dead-time of each half-bridge can be set in the firmware to guarantee zero voltage switching as well as no risk of shoot-through. Each half-bridge driver can be controlled separately in the firmware, and thus the phase-shifted full-bridge or half-bridge can be enabled through the firmware.

The internal buck regulator provides 5V to both groups of half bridge driver circuits through the DRV\_VIN pin. Applying any extra load on the internal buck regulator output is not recommended, since any extra load will compromise its loading capability and noise might be coupled into the half-bridge drivers.

### <span id="page-23-3"></span>9.7 LC Resonant Circuits

The LC resonant tank comprises a primary resonant coil  $(L_P)$  and series resonant capacitance  $(C_P)$ . The LC resonant tank provides a resonant frequency at which it offers the minimum series resistance across the LC tank. The WPC-based transmitter is not specified to operate at the resonant frequency at any time.

The P9243-GB is designed to support various Baseline Power Profile (BPP) and Extended Power Profile (EPP) coil configurations using fullbridge inverter topologies to drive the primary coil  $(L_P)$  and series resonant capacitors (C<sub>P</sub>). Depending on the WPC coil configuration and specification, the coil inductance and series capacitance value can vary in a wide range. The transmitter coil specification must comply with the WPC definition. The WPC specification defines the transmitter coil self-inductance value, DC resistance (DCR), Q-factor, form factor, size, and number of turns. For the EPP coil configurations, MP-A11 are supported by the P9243-GB. For each WPC-specified transmitter coil configuration, the required resonant capacitance is also defined. High-voltage-rated, multi-layer ceramic capacitors that feature stable AC and DC characteristics (such as the C0G type) and stable temperature characteristics are highly recommended for this application. For the WPC MP- A11 reference design, the Primary Coil and Shielding has a self-inductance is 6.3±10% μH. The value of the series capacitance is 500±5% nF.

### <span id="page-24-0"></span>9.8 WPC Communication Interface

#### <span id="page-24-1"></span>9.8.1 Modulation/Communication

The WPC specification uses two-way communication for power transfer: receiver-to-transmitter and transmitter-to receiver.

Receiver-to-transmitter communication is accomplished by modulating the load applied to the receiver's coil; the communication is purely digital and logic 0s and 1s are modulated onto the power transfer signal waveform. Modulation is done with amplitude-shift keying (ASK) modulation with a bit-rate of 2Kbps. To the transmitter, this appears as an impedance change, which results in measurable variations of the transmitter's coil. The power transmitter demodulates this variation of the coil voltage to receive the packets.

Transmitter-to-receiver communication is accomplished by frequency-shift keying (FSK) modulation over the power signal frequency. The power transmitter P9243-GB has the capability to modulate FSK data onto the power transfer signal frequency and use it in order to establish the handshaking protocol with the power receiver.

#### <span id="page-24-2"></span>9.8.2 Bit Decoding Scheme for FSK

The P9243-GB implements FSK communication when used in conjunction with WPC-compliant receivers, such as the P9221-R-EVK. The FSK communication protocol allows the transmitter to send data to the receiver using the power transfer link in the form of modulating the power transfer signal. This modulation appears in the form of a change in the base operating frequency ( $f_{OP}$ ) of the modulated operating frequency  $(f_{MOD})$  in periods of 256 consecutive cycles.

The FSK byte-encoding scheme and packet structure complies with the WPC specification revision 1.2.4. The FSK communication uses a bi-phase encoding scheme to modulate data bits into the power transfer signal. The start bit consists of 512 consecutive  $f_{\text{MOD}}$  cycles (or logic '0'). A logic 'ONE' value will be sent by sending 256 consecutive fo<sub>P</sub> cycles followed by 256 f<sub>MOD</sub> cycles or vice versa, and a logic 'ZERO' is sent by sending 512 consecutive f<sub>MOD</sub> or f<sub>OP</sub> cycles.

<span id="page-24-3"></span>



Each byte will comply with the start, data, parity, and stop asynchronous serial format structure shown in [Figure 20:](#page-25-1)

#### <span id="page-25-1"></span>Figure 20. Example of Asynchronous Serial Byte Format for FSK



#### <span id="page-25-0"></span>9.8.3 Bit Decoding Scheme for ASK

As required by the WPC specification, the P9243-GB uses a differential bi-phase coding scheme to demodulate the data bits from the power transfer signal. A frequency of 2kHz is used for this purpose. A logic ONE bit is coded using two narrow transitions; a logic ZERO bit is encoded using one wider transition as shown below in [Figure 21.](#page-25-2)

#### <span id="page-25-2"></span>Figure 21. Bit Decoding Scheme



Each byte in the communication packet comprises 11 bits in an asynchronous serial format, as shown i[n Figure 22.](#page-25-3)

#### <span id="page-25-3"></span>Figure 22. Byte Decoding Scheme



Each byte has a start bit, 8 data bits, a parity bit, and a single stop bit.

Each ASK communication packet has the following structure as shown in [Figure 23.](#page-25-4)

#### <span id="page-25-4"></span>Figure 23. Communication Packet Structure



#### <span id="page-26-0"></span>9.8.4 ASK Voltage Demodulation – VDEM1 Pin

In order to improve WPC ASK communication reliability under all loading conditions, the P9243-GB has integrated two demodulation schemes: one based on input current information and the other based on coil voltage information. During the ASK communication initialed by the receiver, the envelope of the transmitter coil voltage reflects the ASK communication packet. The communication packet can be received by tracking the envelope of the coil voltage.

The voltage mode envelope detector is implemented using a combination of an RC-based filter as depicted o[n Figure 24](#page-26-2) below. This simple implementation achieves the envelope detector function by combining a low-pass filter.

<span id="page-26-2"></span>Figure 24. Voltage Mode Envelope Detector



The filtered signal from the transmitter coil voltage will be processed by the P9243-GB internal ASK decoder circuit, which includes an operational amplifier to automatically condition the filtered signals, and then a digital packet decoder to translate the signal into communication packets.

#### <span id="page-26-1"></span>9.8.5 ASK Current Demodulation – IDEMI Pin

The ASK current demodulation scheme receives input current information from the current sense resistor, which carries the coil current modulation information on top of the input current as shown i[n Figure 25.](#page-26-3) Similar to voltage demodulation circuits, an external discrete low-pass filter and DC filter between the ISNS\_OUT and IDEMI pins provide additional filtering.

The packet decoder block is shared between the voltage and current detectors. The packet decoder selects either voltage information or current information from the filtered signals, depending upon which produces the better demodulated signal.

#### <span id="page-26-3"></span>Figure 25. Current Mode Envelope Detector



### <span id="page-27-0"></span>9.9 General Purpose Input/output – GPIO Pins

The default GPIOs configuration is described in this section. The firmware can be used to repurpose some of the GPIOs to perform different functions.

#### <span id="page-27-1"></span>9.9.1 Input Port Detection and Receiver Support – GPIO\_A5, GPIO\_A7, and GPIO\_B8

The P9243-GB supports input voltages in a wide range, such as a 5V, 9V, 12V, and 16V to 19V fixed DC power supply. Depending on the reference design and WPC coil configuration selection, the device can support a variety of receivers based on the input voltage as shown in [Table 6.](#page-27-2)

When an AC/DC adaptor is connected to the P9243-GB, it will detect if this is a USB port, based on the D+ and D- signals. In the case that a USB port is detected, the P9243-GB will identify the type of USB port by executing the USB Battery Charging (BC 1.2) protocol on the D+ and D- signals. The P9243-GB will assert a maximum of 12V when BC1.2 is detected. The device can adjust the input voltage to the highest level possible that enables as many receiver types as possible, as shown in Table 6. The GPIO\_A5 and GPIO\_A7 pins are used for D- detection and communication; GPIO\_B8 is used for D+ detection and communication.

If the AC/DC adaptor is connected through a DC barrel jack or a fixed DC voltage, the P9243-GB will set up the operation mode and support the corresponding receivers listed in [Table 6.](#page-27-2)

When the DC source is 5V fixed, the P9243-GB operates in the BPP Mode only and supports up to 5W. In this operation mode, the device disables the external power-stage buck regulator and enables an external MOSFET to bypass the buck regulator.



<span id="page-27-2"></span>

#### <span id="page-28-0"></span>9.9.2 Control of External Power Stage DC/DC Buck Regulator – GPIO\_B4 and GPIO\_B7

To regulate the receiver output voltage, as well as to regulate the system's delivered power, the transmitter adjusts the DC/AC inverter switching frequency, duty cycle, or DC/AC inverter input voltage. For the WPC coil configurations that operate at a fixed frequency and require adjusting the inverter bridge input voltage, the P9243-GB supports these coil configurations by employing an external front-end DC/DC stage. The external DC/DC is part of the power stage, which connects between the input voltage and the DC/AC inverter.

For Apple 7.5W charging mode, the P9243-GB supports fixed and precise switching frequency at 127.7kHz, and thus its bridge input voltage must be adjusted. Another stage of the external buck regulator is added to regulate the input voltage of the full bridge LC circuits. GPIO\_B4 is employed to enable/disable this external DC/DC buck regulator. GPIO\_B7 generates a PWM signal that is applied on top of the feedback pin of the buck regulator through a low-pass filter to fine-tune the output voltage of the buck regulator. The resolution of the buck regulator output depends on the buck IC's internal reference voltage, output voltage range, buck regulator compensation design, and resolution of the PWM signal from GPIO B7.

#### <span id="page-28-1"></span>9.9.3 Bypass External DC/DC Buck Regulator – GPIO\_A4

When the input voltage is 5V only, the P9243-GB operates in the BPP Mode to support legacy adaptors, as shown i[n Table 6.](#page-27-2) However, enabling the external power stage buck regulator at this time compromises the efficiency, thermal performance, and maximum power that can be delivered to the receiver. Under such an application scenario, the P9243-GB will disable the external power stage buck regulator and enable another power path for the input voltage (5V) to be directly applied to the DC/AC inverter. GPIO\_A4 is used to bypass the external power stage buck regulator. In this mode, the device operates in a mode for a fixed input voltage with variable frequency. The operating frequency range depends on the WPC coil configuration specification.

#### <span id="page-28-2"></span>9.9.4 External Oscillator – GPIO\_B5 and GPIO\_B6

To guarantee that the operating frequency is precisely at 127.7kHz under different temperature conditions, the P9243-GB requires an external oscillator to provide accurate frequency operation. The PLL and crystal driver circuits inside the P9243-GB guarantee that the internal clock for the ARM® Cortex®-M0 core is synchronized with the external oscillator frequency.

An external 8MHz crystal needs to be connected between GPIO\_B5 and GPIO\_B6.

#### <span id="page-28-3"></span>9.9.5 External Memory – GPIO\_B0, GPIO\_B1, GPIO\_B2, and GPIO\_B3

The P9243-GB has only a bootloader firmware function pre-programmed into the internal OTP memory. Therefore, the device must be used in conjunction with an external flash memory. Application firmware is loaded into the external flash for specific system requirements.

The P9243-GB fetches the application firmware from the external flash memory using an SPI interface and executes the code. Users can customize the firmware in external flash and load the new firmware in the flash via the P9243-GB I2C port. The Winbond W25X20CLUXIG is the recommended external flash memory to be used with the P9243-GB.

The P9243-GB application firmware provides extensive flexibility to customize operating parameters, such as Digital Ping Frequency, FOD parameters, coil over-temperature sensing, and over current limit. Based on the end application, the P9243-GB operating parameters can be configured by either writing to internal SRAM registers via the I2C interface, or by creating a new user configuration HEX file that can be generated within the P9243-GB Wireless Power Pro GUI. Once the new user configuration HEX file is generated, the Flash memory can be erased and reprogramed using the P9243-GB Wireless Power Pro GUI.

#### <span id="page-28-4"></span>9.9.6 Reserved – GPIO\_A2 and GPIO\_A3

The GPIO\_A2 (FOD\_ADJ) and GPIO\_A3 (LED\_PATT) pin function is removed in the P9243-GB. Do not populate. Use the P9243-GB Wireless Power Pro GUI to adjust FOD parameters and LED pattern.

### <span id="page-29-0"></span>9.9.7 I2C Communication Interface – GPIO\_A0 and GPIO\_A1

The P9243-GB supports the standard I2C interface. The default I2C slave address is 61<sub>HEX</sub>. GPIO\_A0 serves as the I2C clock line, and GPIO\_A1 serves as the I2C data line. [Figure 26](#page-29-1) shows the READ and WRITE protocol structure that the external I2C master must use to communicate with the P9243-GB.

### <span id="page-29-1"></span>Figure 26. I2C Access Read Protocol and Write Protocol

### **Read Protocol**



### **Write Protocol**



### <span id="page-30-0"></span>9.10 LED Pattern Selection – LED1 and LED2

The P9243-GB uses two LED outputs to indicate the power transfer status, faults, and operating modes. The LEDs are connected to the LED1 and LED2 pins as shown in the typical application schematic i[n Figure 28.](#page-32-0) The LED pattern can be modified using the P9243-G Wireless Power Pro GUI.

### <span id="page-30-1"></span>9.11 Foreign Object Detection

When metallic objects, such as coins, keys, and paperclips, are exposed to alternating magnetic fields, the eddy current flowing through such objects will cause a power loss and the metallic object will exhibit a temperature increase. The amount of heat generated is a function of the strength and frequency of the magnetic field, as well as the characteristics of the object, such as resistivity, size, and shape. In a WPC-based wireless power system, the heat generated by the eddy current manifests itself as a power loss reducing the overall system efficiency. If appropriate actions are not taken, the heating could lead to unsafe conditions.

In the Extended Power Profile, there are two stages of foreign object detection (FOD). One stage is the measurement of the transmitter coil quality factor (Q-factor) prior to entering the Digital Ping Phase, and the other is a measurement of the power loss between the received power and the transmitted power during the Power Transfer Phase.

#### <span id="page-30-2"></span>9.11.1 Quality Factor in the Digital Ping Phase

Prior to each digital ping, the P9243-GB detects and measures the coil's quality factor (Q-factor). If an EPP receiver is present, the transmitter compares its own measured Q-factor with the reference Q-factor provided by EPP receiver. If the measured Q-factor is lower than the calculated threshold based on the Receiver's reference Q-factor value, the P9243-GB will identify this situation as a WPC-defined FOD being present and cannot continue on to the Power Transfer Phase for the purpose of system protection. The default Q factor detection threshold can be adjusted using the P9243-GB Wireless Power Pro GUI.

The method implemented by P9243-GB to detect the Q-factor is completely based on the nature of the LC resonant circuit. The transmitter LC resonant tank is first charged by a low voltage DC source to ensure that the Rx will not be powered up by using a small amount of energy. Until there is no AC current flowing from the DC source to the LC tank, the DC source voltage will be removed and the LC tank will be shorted. The energy previously stored in the LC resonant tank circulates between the coil and capacitors and generates resonant ringing naturally. The frequency and envelope of the resonant ringing are directly related to the Q-factor. Thus, the Q-factor can be calculated by detecting the envelope of the ringing with the circuit in [Figure 28.](#page-32-0) The default Q factor detection threshold can be changed using the P9243-GB Wireless Power Pro GUI.

#### <span id="page-30-4"></span>Figure 27. Q-Factor Detection



### <span id="page-30-3"></span>9.11.2 Power Difference in the Power Transfer Phase

The second stage of the foreign object detection is achieved during the Power Transfer Phase. The power loss is calculated between the reported received power and the transmitted power, which is constantly measured and compared with the WPC-specified thresholds. In normal power transfers, the power difference between received power and transmitted power (power loss) is constantly lower than the pre-set threshold. However, if a foreign object has been placed on its surface and is able to be coupled with the magnetic flux, this can generate additional power loss, which can become significantly large. If the loss is higher than the threshold set by the WPC-specification, the power loss FOD protection mechanism will be triggered and the transmitter will shut down the whole system to avoid over-heating and a potentially unsafe situation.

The power loss can be different based on the component selection, PCB layout, and end-product casing. Therefore, it must be adjusted according to each design. The P9243-GB has a set of default power-loss FOD thresholds loaded in the firmware. It can be modified using P9243-GB Wireless Power Pro GUI.

# <span id="page-31-0"></span>10. Power Dissipation and Thermal Requirements

The P9243-GB is offered in a 48-pin VFQFPN package that has a maximum power dissipation capability of approximately 1.47W. The maximum power dissipation of the package is determined by the number of thermal vias between the package and the printed circuit board (PCB). The maximum power dissipation of the package is defined by the die's specified maximum operating junction temperature,  $T_{J(MAX)}$  of 125°C. The junction temperature rises when the heat generated by the device's power dissipation flow is impeded by the package-to-PCB thermal resistance.

The VFQFPN package offers a typical thermal resistance, junction to ambient  $(\theta_{JA})$ , of 27.2°C/W when the PCB layout design is optimized as described in the *P9243-GB Layout Guide* document. The techniques noted in the PCB layout section must be followed when designing the printed circuit board layout. Take into consideration possible proximity to other heat-generating devices when placing the P9243-GB and the bridge FET packages in a given application design. The ambient temperature around the power IC will also have an effect on the thermal limits of an application. The main factors influencing θ<sub>JA</sub> (in the order of decreasing influence) are PCB characteristics, the size of the thermal pad attached to the die/package (VFQFPN), the thermal vias, and the final system hardware construction. Board designers should keep in mind that the package thermal metric  $\theta_{JA}$  is impacted by the characteristics of the PCB. Changing the design or configuration of the PCB changes the overall thermal resistivity and the board's heat-sinking efficiency.

Three basic approaches for enhancing thermal performance are listed below:

- **IMPROVING THE POWER DESIMBLE 10 INCOCO EXAMPLE 10** IMPROVING **I**
- Improving the thermal coupling of the component to the PCB
- Introducing airflow into the system

First, the maximum power dissipation for a given situation should be calculated usin[g Equation 1:](#page-31-2)

$$
P_{D(MAX)} = \frac{\left(T_{J(MAX)} - T_{AMB}\right)}{\theta_{JA}}
$$

Where:  $P_{D(MAX)}$  = Maximum power dissipation

*θJA* = Package thermal resistance (°C/W)

 $T_{J(MAX)}$  = Maximum device junction temperature ( $^{\circ}$ C)

 $T_{AMB}$  = Ambient temperature (°C)

The maximum recommended operating junction temperature (*TJ(MAX)*) for the P9243-GB is 125°C. The thermal resistance of the 48-pin VFQFPN package is optimally *θJA* = 27.2°C/W. Operation is specified to a maximum steady-state ambient temperature (*TAMB*) of 85°C. Therefore, the maximum recommended power dissipation is given by [Equation 2.](#page-31-3)

$$
P_{D(MAX)} = \frac{(125^{\circ}C - 85^{\circ}C)}{27.2^{\circ}C/W} \cong 1.47W
$$

All the previously mentioned thermal resistances are the values found when the P9243-GB is mounted on a standard board of the dimensions and characteristics specified by the JEDEC 51 standard.

# <span id="page-31-1"></span>11. Typical Application Schematic

The typical application schematic provides a basic guideline for understanding and building a functional medium-power wireless power transmitter type MP-A11 as described in the WPC specifications. Other components, not shown on the typical application schematic might be needed in order to comply with other requirements, such as EMC/EMI or thermal specifications.

© 2020 Renesas Electronics Corporation 32 July 7, 2020

<span id="page-31-2"></span>**Equation 1**

<span id="page-31-3"></span>**Equation 2**

<span id="page-32-0"></span>



# <span id="page-33-0"></span>12. Bill of Materials (BOM)

#### <span id="page-33-1"></span>Table 7. P9243-G-GB EVK BOM









# <span id="page-37-0"></span>13. Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

<https://www.idt.com/document/psc/48-vfqfpn-package-outline-drawing-60-x-60-x-090-mm-body-epad-42-x-42-mm-040mm-pitch-ndg48p2>

### <span id="page-37-1"></span>13.1 Special Notes: P9243-GB 48-VFQFPN Package Assembly

Unopened dry packaged parts have a one-year shelf life.

The HIC indicator card for newly-opened dry packaged parts should be checked. If there is any moisture content, the parts must be baked for a minimum of 8 hours at 125˚C within 24 hours prior to the assembly reflow process.

# <span id="page-37-2"></span>14. Marking Diagram



# <span id="page-37-3"></span>15. Ordering Information



<span id="page-37-4"></span>[a] The P9243-GB has only the bootloader firmware pre-programmed into the internal one-time programmable (OTP) memory. The device must be used in conjunction with an external Winbond W25X20CLUXIG flash. For a sizeable business opportunity, the application firmware can also be loaded into the internal one-time programmable (OTP) memory and external flash memory can be removed. For more information, contact the Renesas sales team or your distributor.

# <span id="page-38-0"></span>16. Revision History



# **Package Outline Drawing**

Package Code:NDG48P2 48-VFQFPN 6.0 x 6.0 x 0.9 mm Body, 0.4mm Pitch PSC-4212-02, Revision: 04, Date Created: Sep 28, 2022



<sup>©</sup> Renesas Electronics Corporation

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.