# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a>

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to <a href="http://www.renesas.com/inquiry">http://www.renesas.com/inquiry</a>.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# R2J20601NP

# Driver – MOS FET Integrated SiP (DrMOS)

REJ03G0237-0700 Rev.7.00 Jun 30, 2008

## **Description**

The R2J20601NP multi-chip module incorporates a high-side MOS FET, low-side MOS FET, and MOS-FET driver in a single QFN package. The on and off timing of the power MOS FET is optimized by the built-in driver, making this device suitable for large-current buck converters. The chip also incorporates a high-side bootstrap Schottky barrier diode (SBD), eliminating the need for an external SBD for this purpose.

Integrating a driver and both high-side and low-side power MOS FETs, the new device is also compliant with the package standard "Driver – MOS FET integrated SiP (DrMOS)" proposed by Intel Corporation.

#### **Features**

- Built-in power MOS FET suitable for applications with 12 V input and low output voltage
- Built-in driver circuit which matches the power MOS FET
- Built-in tri-state input function which can support a number of PWM controllers
- VIN operating-voltage range: 16 V max
- High-frequency operation (above 1 MHz) possible
- Large average output current (35 A)
- Achieve low power dissipation (About 5.6 W at 1 MHz, 25 A)
- · Controllable driver: Remote on/off
- Built-in Schottky diode for bootstrapping
- Low-side drive voltage can be independently set
- Small package: QFN56 (8 mm × 8 mm × 0.8 mm)
- Pb-free

#### **Outline**



## **Block Diagram**



Notes: 1. Truth table for the DISBL# pin.

| DISBL# Input | SBL# Input Driver Chip Status |  |  |  |
|--------------|-------------------------------|--|--|--|
| "L"          | Shutdown (GL, GH = "L")       |  |  |  |
| "Open"       | Shutdown (GL, GH = "L")       |  |  |  |
| "H"          | Enable (GL, GH = "Active")    |  |  |  |

### 2. Output signal from the UVL block



### **Pin Arrangement**



Note: All die-pads (three pads in total) should be soldered to PCB.

## **Pin Description**

| Pin Name | Pin No.           | Description                         | Remarks                                         |
|----------|-------------------|-------------------------------------|-------------------------------------------------|
| CGND     | 1, 6, 51, Tab     | Control signal ground               | Should be connected to PGND externally          |
| NC       | 2, 53             | No connect                          |                                                 |
| VLDRV    | 3                 | Low side gate supply voltage        | For 5 V to 12 V gate drive voltage for Low side |
|          |                   |                                     | gate driver                                     |
| VCIN     | 4                 | Control input voltage (+12 V input) | Driver Vcc input                                |
| BOOT     | 5                 | Bootstrap voltage pin               | To be supplied +5 V through internal SBD        |
| GH       | 7                 | High side gate signal               | Pin for Monitor                                 |
| VIN      | 8 to 20, Tab      | Input voltage                       |                                                 |
| VSWH     | 21, 40 to 50, Tab | Phase output/Switch output          |                                                 |
| PGND     | 22 to 39          | Power ground                        |                                                 |
| GL       | 52                | Low side gate signal                | Pin for Monitor                                 |
| Reg5V    | 54                | +5 V logic power supply output      |                                                 |
| DISBL#   | 55                | Signal disable                      | Disabled when DISBL# is "L"                     |
| PWM      | 56                | PWM drive logic input               |                                                 |

## **Absolute Maximum Ratings**

 $(Ta = 25^{\circ}C)$ 

| ltem                           | Symbol     | Rating       | Units | Notes |
|--------------------------------|------------|--------------|-------|-------|
| Power dissipation              | Pt(25)     | 25           | W     | 1     |
|                                | Pt(110)    | 8            | W     | 1     |
| Average output current         | lout       | 35           | Α     |       |
| Input voltage                  | VIN (DC)   | -0.3 to +16  | V     | 2     |
|                                | VIN (AC)   | 20           |       | 2, 6  |
| Supply voltage                 | VCIN (DC)  | -0.3 to +16  | V     | 2     |
|                                | VCIN (AC)  | 20           |       | 2, 6  |
| Low side driver voltage        | VLDRV (DC) | -0.3 to +16  | V     | 2     |
|                                | VLDRV (AC) | 20           |       | 2, 6  |
| Switch node voltage            | VSWH (DC)  | 16           | V     | 2     |
|                                | VSWH (AC)  | 20           |       | 2, 6  |
| BOOT voltage                   | VBOOT      | 22           | V     | 2     |
| DISBL# voltage                 | Vdisble    | -0.3 to VCIN | V     | 2     |
| PWM voltage                    | Vpwm       | -0.3 to +5.3 | V     | 2, 4  |
|                                |            | -0.3 to +0.3 | V     | 2, 5  |
| Reg5V current                  | Ireg5V     | -10 to +0.1  | mA    | 3     |
| Operating junction temperature | Tj-opr     | -40 to +150  | °C    |       |
| Storage temperature            | Tstg       | -55 to +150  | °C    |       |

Notes: 1. Pt(25) represents a PCB temperature of 25°C, and Pt(100) represents 100°C.

- 2. Rated voltages are relative to voltages on the CGND and PGND pins.
- 3. For rated current, (+) indicates inflow to the chip and (-) indicates outflow.
- 4. This rating is when UVL (Under Voltage Lock out) is ineffective (normal operation mode).
- 5. This rating is when UVL (Under Voltage Lock out) is effective (lock out mode).
- 6. The specification values indicated "AC" are limited within 100 ns.



#### **Electrical Characteristics**

(Ta = 25°C, VCIN = 12 V, VLDRV = 5 V, VSWH = 0 V, unless otherwise specified)

|           | Item                                       | Symbol                          | Min                | Тур                | Max                | Units | Test Conditions                                             |
|-----------|--------------------------------------------|---------------------------------|--------------------|--------------------|--------------------|-------|-------------------------------------------------------------|
| Supply    | VCIN start threshold                       | V <sub>H</sub>                  | 8.1                | 9.0                | 9.9                | V     |                                                             |
|           | VCIN shutdown threshold                    | $V_L$                           | 6.5                | 7.2                | 7.9                | V     |                                                             |
|           | UVLO hysteresis                            | dUVL                            | _                  | 1.8 * <sup>1</sup> | _                  | V     | $V_H - V_L$                                                 |
|           | VCIN bias current                          | I <sub>CIN</sub>                | 10.5               | 14.0               | 18.5               | mA    | f <sub>PWM</sub> = 1 MHz,                                   |
|           |                                            |                                 |                    |                    |                    |       | $t_{on-PWM} = 125 \text{ ns}$                               |
|           | VLDRV bias current                         | I <sub>LDRV</sub>               | 31.5               | 40.7               | 46.5               | mA    | $f_{PWM} = 1 \text{ MHz},$<br>$t_{on-PWM} = 125 \text{ ns}$ |
| PWM       | PWM rising threshold                       | V <sub>H-PWM</sub>              | 3.5                | 3.8                | 4.1                | V     |                                                             |
| Input     | PWM falling threshold                      | $V_{L\text{-PWM}}$              | 0.9                | 1.2                | 1.5                | V     |                                                             |
|           | PWM input resistance                       | R <sub>IN-PWM</sub>             | 30                 | 50                 | 70                 | kΩ    | PWM = 1 V                                                   |
|           | Tri-state shutdown window                  | V <sub>IN-SD</sub>              | V <sub>L-PWM</sub> | _                  | V <sub>H-PWM</sub> | V     |                                                             |
|           | Shutdown hold-off time                     | t <sub>HOLD-OFF</sub>           | _                  | 240 *1             | _                  | ns    |                                                             |
| 5V        | Output voltage                             | Vreg                            | 4.75               | 5.0                | 5.25               | V     |                                                             |
| Regulator | Line regulation                            | Vreg-line                       | -10                | 0                  | 10                 | mV    | VCIN = 12 V to 16 V                                         |
|           | Load regulation                            | Vreg-load                       | -10                | 0                  | 10                 | mV    | Ireg = 0 to 10 mA                                           |
| DISBL#    | Disable threshold                          | V <sub>DISBL</sub>              | 0.9                | 1.2                | 1.5                | V     |                                                             |
| Input     | Enable threshold                           | V <sub>ENBL</sub>               | 1.9                | 2.4                | 2.9                | V     |                                                             |
|           |                                            | VENDL                           | 1.5                | 4.1                | 2.0                | V     |                                                             |
|           | Input current Reference values for design. | I <sub>DISBL</sub> Not 100% tes | 0.5<br>ted in prod | 2.0<br>duction.    | 5.0                | μΑ    | DISBL# = 1 V                                                |
| •         | Input current                              | I <sub>DISBL</sub> Not 100% tes | 0.5<br>ted in prod | 2.0<br>duction.    |                    | 4.7   | DISBL# = 1 V                                                |

Note: 1. Reference values for design. Not 100% tested in production.



# **Typical Application**



### **Test Circuit**



### **Typical Data**



## Typical Data (cont.)



#### **Description of Operation**

The DrMOS multi-chip module incorporates a high-side MOS FET, low-side MOS FET, and MOS-FET driver in a single QFN package. Since the parasitic inductance between each chip is extremely small, the module is highly suitable for use in buck converters to be operated at high frequencies. The control timing between the high-side MOS FET, low-side MOS FET, and driver is optimized so that high efficiency can be obtained at low output-voltage.

#### Driver

The driver has two types of power-supply voltage input pin, VCIN and VLDRV. VCIN supplies the operating voltage to the internal logic circuit. The low-side driving voltage is applied to VLDRV, so setting of the gate-driving voltage for the low-side MOS FET is independent of the voltage on VCIN. The VLDRV setting voltage is from 5 V to 16 V.

The VCIN pin is connected to the UVL (under-voltage lockout) module, so that the driver is disabled as long as VCIN is 9 V or less. On cancellation of UVL, the driver remains enabled until the UVL input is driven to 7.2 V or less. The signal on pin DISBL# also enables or disables the circuit. When UVL disables the circuit, the built-in 5 V regulator does not operate, but when the signal on DISBL# disables the circuit, only output-pulse generation is terminated, and the 5 V regulator is not disabled.

| VCIN | VLDRV | DISBL# | Reg5V | Driver state         |
|------|-------|--------|-------|----------------------|
| L    | >5 V  | *      | 0     | Disable (GL, GH = L) |
| Н    | >5 V  | L      | 5 V   | Disable (GL, GH = L) |
| Н    | >5 V  | Н      | 5 V   | Active               |
| Н    | >5 V  | Open   | 5 V   | Disable (GL, GH = L) |

Voltages from -0.3 V to VCIN can be applied to the DISBL# pin, so on/off control by a logic IC or the use of a resistor, etc., to pull the DISBL# line up to VCIN are both possible.

The built-in 5 V regulator is a series regulator with temperature compensation. The voltage output by this regulator determines the operating voltage of the internal logic and gate-voltage swing for the high-side MOS FET. A ceramic capacitor with a value of  $0.1 \,\mu\text{F}$  or more must be connected between the CGND plane and the Reg5V pin.

The PWM pin is the signal input pin for the driver chip. The input-voltage range is -0.3 V to (Reg5V + 3 V). When the PWM input is high, the gate of the high-side MOS FET (GH) is high and the gate of the low-side MOS FET (GL) is low.

| PWM | GH | GL |
|-----|----|----|
| L   | L  | Н  |
| Н   | Н  | 4  |



The PWM input is TTL level and has hysteresis. When the PWM input signal is abnormal, e.g., when the signal route from the control IC is abnormal, the tri-state function turns off the high- and low-side MOS FETs. This function operates when the PWM input signal stays in the input hysteresis window for 240 ns (typ.). After the tri-state mode has been entered and GH and GL have become low, a PWM input voltage of 3.8 V or more is required to make the circuit return to normal operation.



The equivalent circuit for the PWM-pin input is shown in the next figure. M1 is in the ON state during normal operation; after the PWM input signal has stayed in the hysteresis window for 240 ns (typ.) and the tri-state detection signal has been driven high, the transistor M1 is turned off. From this circuit configuration, we can see that the voltage on the PWM pin when open-circuit will be about 2.5 V, so the tri-state protection function will operate.



Figure 2 Equivalent Circuit for the PWM-pin Input

For the high-side driver, the BOOT pin is the power-supply voltage pin and voltage VSWH provides a standard for operation of the high-side driving circuit. Consequently, the difference between the voltage on the BOOT and VSWH pins becomes the gate swing for the high-side MOS FET. Connect a bootstrap capacitor between the BOOT pin and the VSWH pin. Since the Schottky barrier diode (SBD) is connected between the BOOT and Reg5V pins, this bootstrap capacitor is charged up to 5 V. When the high-side MOS FET is turned on, voltage VSWH becomes equal to VIN, so VBOOT is boosted to VSWH + 5 V.

The GH and GL pins are the gate-monitor pins for each MOS FET.

#### **MOS FETs**

The MOS FETs incorporated in R2J20601NP are highly suitable for synchronous-rectification buck conversion. For the high-side MOS FET, the drain is connected to the VIN pin and the source is connected to the VSWH pin. For the low-side MOS FET, the drain is connected to the VSWH pin and the source is connected to the PGND pin.



## **Package Dimensions**



Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the document, including, but not intelled to, product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to the describing and regulations, and the regulations and procedures are such as the describing and regulations, and the regulations of the procedures are such as the procedure of the procedures ar



#### RENESAS SALES OFFICES

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510