# DATASHEET

# RENESAS

## RH850/D1S1

RENESAS MCU

## **Product Introduction**

## **Concept**

The market of instrument clusters on automotive requires various kinds of unit, such as from traditional instrument clusters to graphical instrument clusters.

The RH850/D1x series microcontroller focuses on instrument clusters for automotive.

The RH850/D1x series can cover wide range of instrument clusters.

Major differences in the series are functionality of graphics.

Then, it is possible to choose products in RH850/D1x series by graphics functionality of instrument clusters.

In addition, other functionality, such as standard peripherals and instrument cluster specific peripherals, has very high compatibility.

Therefore, RH850/D1x series makes easy to develop platform by reducing software development costs.

In addition, there are several features, such as internal Video RAM, for reduce BOM costs.



#### **Function Overview**

JCP-2016 BL products (1/2)





#### JCP-2016 BL products (2/2)



<span id="page-2-0"></span>**[Information](#page-4-0)**.

<span id="page-2-2"></span>Note 2. The supply voltages are given as nominal values. Refer to data sheet **[Section 1.5.7, Supply Voltage](#page-26-0)** for detail specification of electrical values.

- <span id="page-2-3"></span>Note 3. AWO: Always-On-Area ISO: Isolated-Area GPIO: General purpose I/O port
- <span id="page-2-1"></span>Note 4. The LCBI module of this device does not support the TFT mode.



## **Block Diagram**



**D1S1 Block Diagram**



## <span id="page-4-0"></span>**Ordering Information**





## **Pin Map**





#### **Product Lineup**

The RH850/D1x device family comprises several family members. An overview with the pin and package information is given in the following table:



#### **Terms for Temperature**

This specification describes a class of powerful devices that self-heating depend on the usage and thereby needed current consumption. Therefore this specification is based on two data for temperature:

•  $T_j$ : TJ or alternative  $T_j$ 

is the chip junction temperature in [°C].

• Ta: TA or alternative Ta

is the ambient temperature (according to JEDEC standard JESD51-2A) in [°C] For details about the coherence between Tj and Ta see **[Section 2.1, Junction-to-Ambient Resistance](#page-101-0)**.



## **Section 1 Electrical Specifications**

## **1.1 Pin Groups**

## **1.1.1 Power Supply Pins**

Information about the power supply pin naming and the power supply schemes, i.e. the power supply pins and the modules they supply are provided in the "*User's Manual*" in section "*Power Supply*".

In this section the detailed distribution of dedicated power supply pins for certain I/O modules is provided. This covers different power supply pins that are indicated by different supply pin naming or different prefix. It covers also the supply of I/O modules that are supplied by several power supply pins that differ only for the suffix.

Pins having different suffix but same naming with same prefix are connected among each other but may have slightly different characteristic to parts of the I/O module. This is especially valid for devices with BGA packages, where the bonding between the die and the balls does not differ for the suffix. Nevertheless the electrical specification for each I/O pin does refer to a special power supply pin pair indicated by the complete naming including the suffix.

## **CAUTION**

**As not denoted otherwise this document neglects suffixes for power supply pins with same functions that can be treat as equal.**

This document provides in the following sections;

- **[Section 1.4, Absolute Maximum Ratings](#page-14-0)**
- **[Section 1.5, General Operating Conditions](#page-19-0)**
- **[Section 1.6, General IO Characteristic](#page-35-0)**

the voltage ranges of the power supply pins and port pins.

There the alias XyVCCn is often used to keep the operating condition description generic. Depending on the pin group supply the alias has to be replaced by the port buffer power.



## **1.1.2 Port Pins**

A port buffer consists out of an output and input buffer with special features. Below abbreviation is used for the following port buffer tables.

## **1.1.2.1 Output Table Abbreviations**

## **(1) Buffer Power Supply**

Describes to which power supply pin pair the pin is connected.

#### **(2) IOHold**

The availability of this function to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty. In IOHOLD mode the I/O buffer maintains the level and drive strength it was in before entering this mode.

## **(3) Output**

There exist different output buffer types.

- GP: General purpose output buffer.
	- Used for all general purpose I/O functions.
	- Provides frequency control option.
- HD: High drivability output buffer.
	- With high drive capability that is mainly used to drive stepper motors.
- AN: Analog output buffer.
	- Output buffer used w/ analog input buffer for A/D Converter.

The characteristic of each type is described in **[Section 1.6, General IO Characteristic](#page-35-0)**.

The availability of the buffers to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty.

In case the buffer is in addition initial activated by RESET an "R" or "L" is used instead of the "x".

The "L" is used if the output direction of an output buffer is initial active low "R" is used instead of the  $``x"$ .

#### **(4) Open Drain**

The availability of the open drain emulation to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty.

In case the open drain emulation is in addition initial activated by RESET an "R" is used instead of the  $``x"$ .



## **1.1.2.2 Input Table Abbreviations**

## **(1) TriState**

While this feature is active the input and output buffers are disabled (all PODCn  $m = 1$ , PIBCn  $m =$ 0). The ports enter high impedance status (HiZ). Thus these ports can be left unconnected, if they are not used.

A "R" in this column indicates that the output and input/output port is initial disabled by RESET and enters high impedance status (HiZ).

A "x" indicates that the feature is programmable during operation.

## **(2) Input**

The characteristic of each type is described in **[Section 1.6, General IO Characteristic](#page-35-0)** and can be selected by port control registers.

- CMOS1
- (LV)TTL
- Schmitt1
- Schmitt2
- Schmitt4

Not all input characteristics are available for each input port.

The availability of the input characteristic to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty.

In case the input characteristic is in addition initial activated by RESET an "R"

is used instead of the "x".

#### **(3) Resistor**

For input pins an internal pull-up (PU) and pull-down (PD) resistor can be selected. The availability is marked with "x" and "R" in the same meaning as above.

#### **(4) Reset State**

The output level status in case of active MCU reset.

"Z" means high impedance (output not driven).

"L" means low level (actively driven output).

#### **(5) Drive Control**

For output pins the drivability can be selected by PDSCn registers (=0 low speed, =1 high speed). In case the output drivability can be selected for a port it is indicated by "x" marking.



## **1.1.3 Pin Information for D1S1**





Note 1. P16/P17[3:0] are driven by HD capability at Reset State.

<span id="page-10-0"></span>Note 2. JP0\_1/JP0\_5 has JPDSC. However, AC/DC spec cover slow mode only.

## **1.2 Classification of Testing**

Besides testing the specified parameters directly or indirectly at mass production state there is also the method of special product characterization and design simulation. Such parameters are marked in the classification tag column "CT" of each electrical parameter table with the associated classification tag.

**Table 1.2 Parameter Classifications**

| <b>Classification Tag</b> |                                 |                                                                                                                                             |
|---------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Abbr                      | <b>Tag Name</b>                 | <b>Tag Description</b>                                                                                                                      |
| <b>PC</b>                 | <b>Product Characterization</b> | Those parameters are achieved by device characterization by<br>measuring a statistically relevant sample size across process<br>variations. |
| DS                        | <b>Design Simulation</b>        | Those parameters are derived from simulations.                                                                                              |



## **1.3 General Measurement Conditions**

As not otherwise denoted the general measurement condition for testing are

```
Condition: T_J = -40 to +T_{Jmax}VSS = OSCVSS = REGnVSS = EVSS = BnVSS = ISMVSS = ZPDVSS = A0VSS = = 0 V
```
## <span id="page-12-0"></span>**1.3.1 AC Characteristic Measurement Condition**

## **(1) AC Test Input Measurement Points**



## **(2) AC Test Output Measurement Points**



#### **CAUTIONS**

- 1. If not other denoted output timings are not valid for open drain setting.
- 2. If not other denoted input timings are valid for CMOS1 level.
	- Using the Schmitt 1/2/4 input characteristics results in a different delay time. If Schmitt 1/2/4 is used, the difference of the propagation delay timing to CMOS1 has to be added. For port input propagation delay timing please refer to Port Input Characteristics.



## **(3) Load Conditions**



#### **NOTES**

- 1. As not otherwise denoted the standard load condition for testing is
	- 1 nF for Intelligent stepper motor driver (HD type)
	- 50 pF for all lower speed port buffer (GP type in slow mode)
	- 30 pF for video and SFMA I/O ports. (GP type in fast mode)
- 2. For critical AC timing specifications (mostly of interfaces with crucial round- trip delay calculations), please refer to the individual sections and check under which test conditions the individual AC specifications are valid.



## <span id="page-14-0"></span>**1.4 Absolute Maximum Ratings**

## **1.4.1 Definition of Absolute Maximum Ratings**

Absolute maximum ratings are values of voltage, current, temperature, power dissipation etc., which must not be exceeded at any time, otherwise deterioration or destruction of the device may take place. Maximum values and limits given in this document should be taken into consideration anytime when using the device.

## **(1) Maximum Temperature Ratings**

Specifies the absolute maximum limitation of operating and storage temperature.

**NOTE**

The device's function is not guaranteed outside of the specified maximum temperature ratings.

## **(2) Maximum Voltage Ratings**

Specifies the absolute maximum limitation of supply and input voltages.

**NOTE**

The device's function is not guaranteed outside of the specified operating range and below the specified maximum voltage ratings.

#### **(3) Maximum Current Ratings**

Specifies the absolute maximum limitation of input and output currents.



## **1.4.2 Thermal Characteristics**





## **1.4.3 Supply Voltages**

**Condition:**  $T_j = -40$  to  $+T_{Jmax}$ REG0VSS = OSCVSS = EVSS = REG1VSS = BnVSS = ISMVSS = ZPDVSS = A0VSS = 0 V





<span id="page-15-0"></span>Note 1. As long as not otherwise noted this specification does not differ between pins with different suffix for the symbol.

<span id="page-15-1"></span>Note 2. The symbol reflects all supplies within D1x. Therefore not each symbol is available for each product.

<span id="page-15-3"></span>Note 3. These pins are for special use only and should not be used for other connections than specified. Pins are operated with the internal generated core voltage.

#### **Table 1.5 VSS Data**



<span id="page-15-2"></span>Note 1. As long as not otherwise noted this specification does not differ between pins with different suffix for the symbol.

<span id="page-15-4"></span>Note 2. The symbol reflects all supplies within D1x. Therefore not each symbol is available for each product.

## **1.4.4 Port Voltage**

**Condition:**  $T_j = -40$  to  $+T_{Jmax}$ 

## **Table 1.6 Port Input Voltage**



<span id="page-16-0"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

<span id="page-16-1"></span>Note 2. The symbol reflects all supplies within D1x. Therefore not each symbol is available for each product.



## **1.4.5 Port Currents**

The port currents describe the allowed currents that can be sourced from / sunken into a port pin respectively a port pin supply group.

**Condition:**  $T_j = -40$  to  $+T_{Jmax}$ REG0VSS = OSCVSS = EVSS = REG1VSS = BnVSS = ISMVSS = ZPDVSS = A0VSS = 0 V

**CAUTION**

The currents in the customer's application must not exceed the absolute maximum current ratings as specified in **[Table 1.7, Low Level Output Current](#page-17-1)** and **[Table 1.8, High Level Output Current](#page-18-0)** below.

For the calculation of the total power dissipation of a device (Ptot) also the power consumption of the IO pins (PIO) has to be considered. PIO is dependent on the customer's application. Therefore, it has to be taken care that with the resulting PIO the Ptot does not exceed the given limits of  $T_{lmax}$ .



<span id="page-17-1"></span>

<span id="page-17-0"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.



<span id="page-18-0"></span>

<span id="page-18-1"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.



## <span id="page-19-0"></span>**1.5 General Operating Conditions**

## **1.5.1 Requirements for External Power Supply Connections**

The customer has to ensure a low resistive connection of all XyVSS pins on the PCB. This specification denotes ground supply pins as:

 $\bullet$  VSS = OSCVSS = REGnVSS = EVSS = BnVSS = ISMVSS = ZPDVSS = A0VSS = 0 V

The customer has to ensure a low resistive connection of all same XyVCC pins on the PCB. This specification denotes power supply pins as:

REGnVCC, REG0C, OSCVCC, EVCC, BnVCC, ISMVCC, A0VCC, A0VREF, ZPDVCC

## **1.5.2 Power Area Definition:**

- $\bullet$  AWO = Powered
	- $-$  REG0VCC = Powered
	- $-$  EVCC = Powered
- $\bullet$  ISO = powered
	- $-$  REG1VCC = Powered

#### **NOTE**

"Powered" means to supply a voltage according to supply voltage range specified in **[Section 1.5.7,](#page-26-1)  [Supply Voltage](#page-26-1)**.



## **1.5.3 Power-Up/-Down Ramp**

For a proper start-up (power-up) and switch-off (power-down) of the device it is mandatory that the customer applies an ext. system supply voltage (XyVCC), with a ramp that is equal or slower than specified below.

XyVCC means each power domain

#### **Table 1.9 Power-up Restrictions**



**Table 1.10 Power-down Restrictions**





When PWRGD become to fail (low), then internal reset asserted. But, REG1VCC need to keep > 2.7v during following period.



## **Figure 1.1 PWRGD/REG1VCC Failure**

## **Table 1.11 Power Supply Failure**



**Note:** PWRGD shutdown to REG1VCC fail is not relevant in case MCU successfully entered the deep-stop mode. For this case please refer to **[Figure 1.4](#page-23-0)**.

## **Table 1.12 Power Supply Ripple Specs**





## **1.5.4 Power-Up/Down Sequences of External Supply Voltages**



**Figure 1.2 Power-up Sequence**





**Figure 1.3 Power-down Sequence**



<span id="page-23-0"></span>**Figure 1.4 DeepSTOP Enter/Exit Sequence**

#### **NOTE**

- When REG0VCC is supplied, it is possible to supply REG1VCC, regardless of the PWRCTL signal state.
- In case of successful DeepSTOP entry (when MCU has set PWRCTL = L), there is no restriction for PWRGD shutdown timing. Because of that a value for the parameter  $T_{pgdd}$  is not specified.

Please refer to the **[Section 1.13.2, Stand-by Current Consumption](#page-100-0)** and consider the leakage currents of active domain for this case.

## **1.5.5 Clock Source Change Behavior**

D1x must keep the blank time when PLL on/off switching (more than 20 μs).



**Figure 1.5 Power-down Sequence**



## **1.5.6 Core Voltage Supplies**

The core voltage supply has to be provided to the AWO and to the ISO area separately.

AWO area and ISO are utilizing one on-chip regulator each. (AWO:REG0VCC, ISO:REG1VCC).



## <span id="page-26-1"></span>**1.5.7 Supply Voltage**

<span id="page-26-0"></span>**Condition:**  $T_j = -40$  to  $+T_{Jmax}$ 





<span id="page-26-2"></span>Note 1. PO = Power Off possibility: Under certain conditions some power supply pins are allowed to be unprovided in low power operating modes. This column informs about the principle allowance (Yes/No). However the details of supply voltage dependencies have to be obtained.

<span id="page-26-3"></span>Note 2. As long as not other noted this specification does not differ between pins with different suffix for the symbol.

<span id="page-26-4"></span>Note 3. Full device operation is only available, when the supply voltage is above the POC0 threshold voltage. The device may stop operation due to a RESET condition generated by the POC0, if the supply voltage drops below the POC0 threshold voltage.

<span id="page-26-8"></span>Note 4. ZPD operation only 4.5 to 5.5 V

<span id="page-26-6"></span>Note 5. 2.7 to 3.0 V range only specified DC characteristics.

<span id="page-26-7"></span>Note 6. D1x should be keep this relation: A0VCC ≥ ISOVDD (ISOVDD is generated by REG1VCC (Except  $D1M2(H)$ ), A0VREF  $\leq$  A0VCC

<span id="page-26-5"></span>Note 7. EVCC should be kept same voltage level with REG0VCC.



## **1.5.8 Overload Condition (Injected Current)**

The overload condition describes the behaviour in case of current injection to the port pins.

**Condition:**  $T_i = -40^{\circ}$ C to  $+T_{Jmax}$ , XyVCC = 3.0 to 5.5 V

#### **Table 1.14 Overload Current**



<span id="page-27-0"></span>Note 1. The total current may be limited further by the total power dissipation.

<span id="page-27-1"></span>Note 2. Be sure not to exceed the absolute maximum ratings (Max. value) of each supply voltage.

<span id="page-27-2"></span>Note 3. The total overload current must be within the output current.



**Figure 1.7** Definition of I<sub>INJPM</sub> and I<sub>INJNM</sub>

## **1.5.9 Operating Conditions**

## **1.5.9.1 CPU Clock**

**Table 1.15 CPU Clock Frequency**



<span id="page-28-1"></span>Note 1. The center frequency is mentioned. SSCG margin needs to be added.

## **1.5.9.2 Module Clock**

## **(1) APB Modules Clock**

All modules (macros) that are connected though APB peripheral bus, and  $D1x$  has 3 type APB bus clocks.

#### (a) C\_ISO\_PCLK

Basically D1x uses synchronous APB bus clock with CPU clock

#### **Table 1.16 C\_ISO\_PCLK Modules Clock Frequency**



<span id="page-28-0"></span>Note 1. The center frequency is mentioned. SSCG margin needs to be added.

### (b) CLKJIT

Communication macro uses fixed frequency CLKJIT clock. It asynchronous with CPU clock and use SSC (Spread Spectrum Clocking).

#### **Table 1.17 CLKJIT Modules Clock Frequency**



<span id="page-28-2"></span>Note 1. The center frequency is mentioned. SSCG margin needs to be added.

#### (c) CLKFIX

Audio and timer macro uses fixed frequency CLKFIX clock. It asynchronous with CPU clock and use non-SSC (Spread Spectrum Clocking).

#### **Table 1.18 CLKFIX Modules Clock Frequency**



#### **(2) XC bus Modules Clock**





<span id="page-28-3"></span>Note 1. The center frequency is mentioned. SSCG margin needs to be added.

## **1.5.10 Oscillator Characteristics**

## **1.5.10.1 Main Oscillator**

A ceramic or crystal resonator can be connected to the main clock input pins as shown in **[Figure 1.8,](#page-29-0)  [Recommended Main Oscillator Circuit](#page-29-0)**.



<span id="page-29-0"></span>**Figure 1.8 Recommended Main Oscillator Circuit**

## **CAUTION**

Values of C1, C2 and Rd depend on the used ceramic or crystal resonator and must be specified in cooperation with ceramic or crystal resonator manufacturer.



## **(1) Main Oscillator Characteristics**







<span id="page-30-0"></span>Note 1.  $T<sub>OST</sub>$  depends on the external crystal. Shorter timing might be found by evaluation.

Note 2. OSCVCC set to 5.5 V for MAX. value.

Note 3. OSCVCC set to 3.6 V for MAX. value.

Note 4. OSCVCC operation at 3.3 V is prohibited at AMPSEL= $11_B$ .



## **1.5.10.2 Sub Oscillator**

A crystal resonator can be connected to the sub clock input pins as shown in **[Figure 1.9,](#page-31-0)  [Recommended Sub Oscillator Circuit](#page-31-0)**.



<span id="page-31-0"></span>**Figure 1.9 Recommended Sub Oscillator Circuit**

#### **CAUTION**

Values of C<sub>1s</sub>, C<sub>2s</sub> and R<sub>ds</sub> depend on the used crystal and must be specified in cooperation with crystal manufacturer.

### **(1) Sub Oscillator Characteristics**

**Condition:**  $T_j = -40^{\circ}$ C to + $T_{Jmax}$ 

#### **Table 1.21 Sub Oscillator Characteristics**



<span id="page-31-1"></span>Note 1.  $T_{SOST}$  depends on the external crystal. Shorter timing might be found by evaluation.



## **1.5.10.3 Internal Oscillator Characteristics**

**Condition:**  $T_j = -40^{\circ}$ C to + $T_{Jmax}$ 





<span id="page-32-0"></span>Note 1. Not tested in production. Specified by design.

**Table 1.23 Internal Oscillator (8 MHz) Characteristics**

| <b>Parameter</b>                         | СT               | Symbol          | <b>Condition</b>  | MIN.  | TYP. | MAX.  | <b>Unit</b> |
|------------------------------------------|------------------|-----------------|-------------------|-------|------|-------|-------------|
| <b>Output Frequency</b>                  |                  | ١g              |                   | 7.200 | 8.00 | 8.800 | MHz         |
| Oscillation<br><b>Stabilization Time</b> | $DS^{\ast \ast}$ | 8STAB           |                   |       |      | 15    | μs          |
| Current                                  | <b>PC</b>        | <b>IDDLOSCH</b> | $REG0VCC = 5.0 V$ |       | 30   |       | μA          |

<span id="page-32-1"></span>Note 1. Not tested in production. Specified by design.



## **1.5.10.4 PLL Characteristics**

**Table 1.24 PLL0 Characteristics**

| <b>Parameter</b>              | Symbol                      | <b>Condition</b> | MIN.     | TYP. | MAX.  | Unit          |
|-------------------------------|-----------------------------|------------------|----------|------|-------|---------------|
| PLL input frequency           | <b>f</b> <sub>PLLkIN</sub>  |                  | 7.2      |      | 16    | <b>MHz</b>    |
| PLL output frequency          | <b>f</b> <sub>PLLkCLK</sub> |                  |          |      | 508   | <b>MHz</b>    |
| PLL output period jitter      |                             | w/o SSCG         | $-100.0$ |      | 100.0 | ps            |
| PLL output phase jitter       |                             | w/o SSCG         | $-1.5$   |      | 1.5   | ns            |
| PLL lock up time              |                             | w/SSCG           |          |      | 800.0 | μs            |
| PLL modulation frequency      |                             | w/SSCG           | 20.0     |      | 100.0 | kHz           |
| PLL frequency dithering range |                             | Center spread    | ±0.82    | ±2   | ±5.9  | $\%$          |
|                               |                             | Down spread      | 0.82     | 5.0  | 11.80 | $\frac{0}{0}$ |

## **Table 1.25 PLL1 Characteristics**



## **Table 1.26 PLL0 SSCG Dithering Range for Each Settings**



## **1.5.11 Voltage Regulator Conditions**

**Condition:**  $T_j = -40^{\circ}$ C to + $T_{Jmax}$ REGnVCC = 2.7 to 5.5 V





<span id="page-34-0"></span>Note 1. All values are defined by device characterization, not tested in production.



## <span id="page-35-0"></span>**1.6 General IO Characteristic**

## **1.6.1 Output Port Characteristics**

## **1.6.1.1 GP Port Buffer**

## **(1) Frequency Control of GP Port Buffers**

The maximum frequency of the GP port buffer can be controlled via register setting in the port control in two steps; fast mode and slow mode.

Effectively the frequency control option limits the slew rate, what results in a (limited) max. frequency of the buffer.

**Condition:** Buffer power supply: XyVCC = 2.7 to 5.5V



**Table 1.28 GP Output Buffer Characteristic**

<span id="page-35-4"></span><span id="page-35-2"></span>Note 2. The cross current caused by the frequency control (slew rate limitation) must not cause a cross current during buffer level switching.

<span id="page-35-3"></span>Note 3. Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**

<span id="page-35-1"></span>Note 4. Not tested in production. Specified by design.
## **1.6.1.2 AN Port Buffer**

**Condition:** Buffer power supply (XyVCC): A0VCC = 2.7 to 5.5 V





<span id="page-36-1"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified

<span id="page-36-2"></span>Note 2. A port output current might affect the A/D Converter accuracy on neighbor pins. For details see **[Section](#page-50-0)  [1.8.1, Analog/Digital Converter \(ADCE\)](#page-50-0)**.

<span id="page-36-3"></span>Note 3. Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**.

## **1.6.1.3 HD Port Buffer**

The stepper motor driver (SMD) is a bi-directional I/O buffer with the same buffer like the GP buffers but with a high current output buffer and an additional zero point detection path.

A output frequency up to 32 kHz is possible if the SMDIO is used with the GP Output path (Selection0).

Stepper Motor Driver mode (Selection1) the buffer have to provide the full drivability of the specified current output in the ISMVCC = 4.75 V to 5.25 V supply range. Outside this supply range no current is specified for this mode. Refer to **[Figure 1.10, Output Current Diagram of SMDIO Buffer \(valid](#page-36-0)  [only at Ta = –40°C\)](#page-36-0)**."

**NOTE**

Selection 0/1 is the Stepper Motor Driver output buffers selection and corresponds to the register PDSC[17:16].PDSCn\_m = 0/1 setting.



<span id="page-36-0"></span>**Figure 1.10 Output Current Diagram of SMDIO Buffer (valid only at Ta = –40°C)**

The output voltage and current of the SMDIO buffer are shown in the below **[Figure 1.11, Output](#page-37-0)  [Voltage and Current of the SMD Function](#page-37-0)**. The cross current through the buffer is visible. It is caused by the two output transistors that are kept open simultaneously for a specific time while the output level is switched. Opening both transistors is necessary in order to control the slew rate. It is also necessary since the inductance of the stepper motor induces a reverse current that would be discharged through the protection diodes, if the transistor is not open.



<span id="page-37-0"></span>**Figure 1.11 Output Voltage and Current of the SMD Function**

#### **CAUTION**

- Buffer power supply (XyVCC):
	- Selection0: ISMVCCn = 2.7 to 5.5 V
	- $-$  Selection1: ISMVCCn = 4.75 to 5.25 V

## **NOTE**

Selection 0/1 is the Stepper Motor Driver output buffers selection and corresponds to register setting in port control macro.



<span id="page-38-5"></span><span id="page-38-4"></span><span id="page-38-3"></span><span id="page-38-2"></span><span id="page-38-1"></span><span id="page-38-0"></span>



pulse setting. This value is not tested, but derived from simulation.

<span id="page-39-0"></span>Note 8. Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**.



# **1.6.2 Port Input Characteristics**

## **1.6.2.1 CMOS1**

**Condition:** Buffer power supply: XyVCC

**Table 1.31 CMOS1 Input Characteristic**



<span id="page-40-0"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

<span id="page-40-1"></span>Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.

## **1.6.2.2 Schmitt1**

**Condition:** Buffer power supply: XyVCC

For different input timing of Schmitt trigger buffer see **[Section 1.3.1, AC Characteristic Measurement](#page-12-0)  [Condition](#page-12-0)**.



**Table 1.32 Schmitt1 Input Characteristic**

<span id="page-40-2"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

<span id="page-40-3"></span>Note 2. The alias XvVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.



### **1.6.2.3 Schmitt2**



For different input timing of Schmitt trigger buffer see **[Section 1.3.1, AC Characteristic Measurement](#page-12-0)  [Condition](#page-12-0)**.



**Table 1.33 Schmitt2 Input Characteristic**

<span id="page-41-0"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

<span id="page-41-2"></span>Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.

#### **NOTE**

The Schmitt2 input characteristic is to be used for the RESET input of the device.

### **1.6.2.4 Schmitt4**

**Condition:** Buffer power supply: XyVCC

For different input timing of Schmitt trigger buffer see **[Section 1.3.1, AC Characteristic Measurement](#page-12-0)  [Condition](#page-12-0)**.



**Table 1.34 Schmitt4 Input Characteristic**

<span id="page-41-1"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

<span id="page-41-3"></span>Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.



## **1.6.2.5 (LV)TTL**





#### **Table 1.35 (LV)TTL Input Characteristic**

<span id="page-42-0"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

<span id="page-42-1"></span>Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.

## **1.6.2.6 Pull-Up and Pull-Down Resistors**





<span id="page-42-2"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.



# **1.6.3 IO Input Leakage Current**

## **Condition:**  $T_j = -40^{\circ}$ C to  $T_{Jmax}$

Buffer power supply: XyVCC.

Typ condition indicate following condition

- Each VCC set to 5.0V
- $-T_j = 25^{\circ}C$ - Device: maximum condition

# **Table 1.37 Input leakage Current for Each Power Domain**



<span id="page-43-0"></span>Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

# **1.6.4 I/O Capacitance**





#### **Table 1.39 Input Buffer Capacitance**





# **1.7 General Module Operating Conditions**

# **1.7.1 RESET**

**Condition:** AWO = powered

EVCC =  $2.7$  to  $5.5$  V, CL = Max.100 pF Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**





<span id="page-44-1"></span>Note 1. This signal low time is needed to ensure that the internal RESET is activated.

<span id="page-44-0"></span>Note 2. The RESET input incorporates an analog filter. Pulses shorter than this minimum will be ignored. Not tested in production.

#### **NOTE**

Reset pulses shorter than the given value may not be recognized by the device, they do not cause undefined states of the device.



**Figure 1.12 RESET Timing**



## **1.7.2 Interrupt Timing**

**Condition:** AWO = powered, ISO = powered EVCC = 2.7 to 5.5V, BnVCC = 2.7 to 5.5V Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**. The input timings are valid if the digital filter is bypassed.





<span id="page-45-0"></span>Note 1. Pulses longer than this value will pass the input filter.

<span id="page-45-1"></span>Note 2. Pulses shorter than this value do not pass the input filters.

<span id="page-45-2"></span>Note 3. Characteristic is not tested in production.

<span id="page-45-3"></span>Note 4.  $n = 10...0$ .

<span id="page-45-4"></span>Note 5. 24 μs is for when high speed internal oscillator is configured to stop in DEEPSTOP (ROSCSTPM.ROSCSTPMSK =  $0_B$ ). Other case is 10 µs.



**Figure 1.13 Interrupt Timing**

#### **NOTE**

Interrupt timing is generated by analog delay elements. Delay characteristics have a wide range in production.



## **1.7.3 System Pins Timing**

The below specification is valid for all system pins:

FLMD0, FLMD1, MODE0, MODE1, PWRGD, JP0\_4.

Instead of using the names of the system pins the term SYSPIN is used.

These system pins SYSPIN incorporate an analog noise filter within the input signal path:

**Condition:** AWO = powered,

EVCC =  $2.7$  to 5.5 V

Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**. The input timings are valid if the digital filter is bypassed.

**Table 1.42 System Pins AC Characteristics**

| <b>Parameter</b>                               | <b>CT</b> | Symbol                        | <b>Condition</b> | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------|-----------|-------------------------------|------------------|------|------|------|------|
| SYSPIN high-level<br>width <sup>*1</sup>       |           | t <sub>SPH</sub>              |                  | 10   |      |      | μs   |
|                                                |           | <sup>I</sup> SPHGD            | <b>PWRGD</b>     | 10   |      |      | μs   |
| <b>SYSPIN low-level</b><br>width <sup>*1</sup> |           | $\mathfrak{r}_{\mathsf{SPL}}$ |                  | 10   |      |      | ns   |
|                                                |           | <sup>I</sup> SPLGD            | <b>PWRGD</b>     | 10   |      |      | μs   |
| SYSPIN pulse<br>rejection*2                    | $DS*3$    | <sup>l</sup> SPRJ             |                  | 50   |      |      | ns   |

<span id="page-46-0"></span>Note 1. Pulses longer than this value will pass the input filter.

<span id="page-46-1"></span>Note 2. Pulses shorter than this value do not pass the input filters.

<span id="page-46-2"></span>Note 3. Characteristic is not tested in production.



**Figure 1.14 System Pins Timing**

#### **NOTE**

System Pins timing is generated by analog delay elements. Delay characteristics have a wide range in production. System pins need hold time of 1 µs from FLMD0 determined.



# **1.7.4 Clock-Output Function**

**Condition:** AWO = powered

```
EVCC = 2.7 to 5.5 V
```
Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**. The input timings are valid if the digital filter is bypassed.







**Figure 1.15 Clock Output Function Timing (CSCXFOUT)**

# **1.7.5 ECM ERROUT**

**Table 1.44 ECM ERROUT AC Characteristic**



<span id="page-47-0"></span>Note 1. t<sub>SYNC</sub> is TAUB or OSTM operation clock cycle.



## <span id="page-48-0"></span>**1.7.6 General Digital Noise Filter (DNF) Specification**

#### **(1) Minimum Pulse Rejection Width**

Minimum pulse rejection width means that this is the minimum pulse width that will definitely be suppressed or in other words, ext. signal pulses with a longer width might pass the filter.

$$
t_{wDNF(min)} = (s - 1) \times \frac{1}{f_s}
$$

#### **(2) Maximum Pulse Rejection Width**

Maximum pulse rejection width means that this is the maximum pulse width that can be suppressed or in other words, ext. signal pulses with a longer width will definitely pass the filter.

$$
t_{wDNF(max)} = (s) \times \frac{1}{f_s}
$$

**NOTE**

Ext. signal pulses with a width between  $t_{wDNF(min)}$  and  $t_{wDNF(max)}$  may be suppressed or pass the filter.

#### **(3) Minimum Delay Time**

Minimum delay time is the minimum time that ext. signals need to propagate through the DNF, i.e. it is the path delay of the DNF.

$$
t_{dDNF(min)} = (s-1) \times \frac{1}{f_s} + 2 \left( \frac{1}{f_{DNFATCKI}} \right)
$$

#### **(4) Maximum Delay Time**

Maximum delay time is the maximum time that ext. signals need to propagate through the DNF, i.e. it is the path delay of the DNF.

$$
t_{dDNF(max)} = (s) \times \frac{1}{f_s} + 3\left(\frac{1}{f_{DNFATCKI}}\right)
$$



#### **(5) Formula Explanation**

*s* is the number of sampling times ( $s = 2.5$ ), depending on setting of register bit DNFAnCTL.DNFAnNFSTS;

*fs* is the sampling clock The sampling clock is derived from the DNF module input clock (DNFATCKI) as follows:

$$
f_{s} = \frac{f_{DNFATCKI}}{PRS}
$$

*f*<sub>DNFATCKI</sub> is the DNF module clock

*PRS* is the prescaler (PRS = 1, 2, 4, ..., 128), depending on the setting of register bit DNFAnCTL.DNFAnPRS;

#### **NOTES**

- 1. Please consider the register settings of the DNF while using the above mentioned formulas.
- 2. There is also a filter bypass available for each DNF. This should be used for high-speed application of the module function.



# **1.8 Analog Module Operating Conditions**

# <span id="page-50-0"></span>**1.8.1 Analog/Digital Converter (ADCE)**

**Condition:** AWO = powered, ISO = powered

### **Table 1.45 ADC Characteristic**



<span id="page-50-1"></span>Note 1. Not include quantization error.



<span id="page-51-2"></span>



**Note:** Not include quantization error

<span id="page-51-0"></span>Note 1. For a reliable detection of the ADC faults it is necessary that the conversion voltage doesn't exceed the conversion range.

<span id="page-51-1"></span>Note 2. The injected current during ADC self-diagnosis when A0VCC = 5 V has to be limited to 0.1 mA and no injected current is allowed during ADC self-diagnosis when A0VCC = 3.3 V or in 10-bit mode. Accuracy degradation shown in **[Table 1.46](#page-51-2)** is measured on injected ±0.1 mA current to measurement pins.

### **CAUTION**

Please be aware that the accuracy of the A/D Converter input channel is influenced by a exceeding voltage drop to the AVSS and AVCC power supply lines. This exceeding voltage drop is caused by a higher sum of total current that flows at adjacent digital pins with disabled A/D Converter input functionality (depending on number of switching digital output pins, load capacitance, sum of overload current, timing gap between IO output switching and sampling of A/D Converter input channel).



## **1.8.1.1 Equivalent Circuit of A/D Converter Input Pin**





#### **Table 1.47 Analog Input Equivalent Circuit**



<span id="page-52-0"></span>Note 1. Not tested in production. Specified by design.



## **1.8.1.2 External Circuit on ADC Inputs**





The external circuit on ADC input depends the input condition of user (filter condition). The characteristic of ADC is improved while R is small and C is large (about 0.1 μF). If R is large, ADC conversion error is occurred by dropping the voltage inputted ADCE0Im terminal. If C is small ADC input terminal cannot endure noise.



As guide line for the calculation of the external capacitor the formula based on the internal equivalent capacitance and the ADC resolution of the corresponding AD-converter channel can be used:

 $C_{\text{external}} = C_{\text{IN}} \times 2$  ADC resolution

Cexternal: External capacitor

 $C_{IN}$ : Equivalent input capacitance ( $\approx$  CINA1 + CINA2)



## **1.8.1.3 A/D Converter Trigger Timing**

**Condition:** The input incorporates a digital noise filter (DNF) in the input signal path. The filter function can be bypassed. If not bypassed the DNF filters all pulses that are shorter than the given high- and low-level width. Longer pulses are passed.





<span id="page-54-1"></span>Note 1. Please consider the following SFR bit of the filter control module for selecting the filtered input signal: FCLA0CTLn.FCLA0BYPSn = 0

<span id="page-54-0"></span>Note 2.  $2 \times t_{\text{SYNC}}$  is the delay time due to the synchronization of the input signal of the A/D Converter Trigger with the module clock of the A/D Converter module ( $t_{\text{SYNC}}$  = one module clock cycle).Note: Please consider the correct module clock of the A/D Converter

<span id="page-54-2"></span>Note 3. Please consider the following SFR bit of the filter control module for selecting the filter-bypassed input signal: FCLA0CTLn.FCLA0BYPSn = 1



**Figure 1.18 ADCE0TRGn Input Timing**



## **1.8.1.4 How to Read A/D Converter Characteristics Table**

This section describes the meanings of the terms peculiar to the A/D converter.

#### **(1) Resolution**

The minimum analog input voltage that can be identified, i.e. the ratio of the analog input voltage to 1 digital output is called 1 LSB (Least Significant Bit). The ratio of 1 LSB to the full scale is expressed as %FSR (Full Scale Range). %FSR is the ratio, in percentage, of the range in which an analog input voltage can be converted, and is expressed as follows regardless of the resolution.

1%FSR = (Maximum value of analog input voltage that can be converted - Minimum value of analog input voltage that can be converted) /100

 $=$  (AVrefp – AVrefm)  $/100$ 

At a resolution of 10 bits the relation between 1 LSB and %FSR is as follows:

1 LSB =  $1/2^{10}$ 

 $= 1 / 1,024$ 

 $= 0.098 \% FSR$ 

At a resolution of 12 bits the relation between 1 LSB and %FSR is as follows:

1 LSB =  $1 / 2^{12}$ 

 $= 1 / 4,096$ 

 $= 0.024$  %FSR

The accuracy is determined by the total error, regardless of the resolution.

#### **(2) Total Error**

This is the maximum value of the difference between the actually measured value and the theoretical value.

It is the total of the zero-scale error, full-scale error, linearity error, and a combination of these errors.

The total error shown in the characteristics table does not include the quantization error.



**Figure 1.19 Total Error**



## **(3) Quantization Error**

This is the error of  $\pm 1/2$  LSB that always occurs when an analog value is converted into a digital value. Because the A/D converter converts an analog input voltage in a range of  $\pm 1/2$  LSB into the same digital code, the quantization error is unavoidable.

Note that this error is not included in the total error, zero-scale error, full-scale error, integral linearity error, and differential linearity error in the characteristics table.



**Figure 1.20 Quantization Error**



## **(4) Zero-scale Error**

This is the difference between the actually measured value of the analog input voltage and the theoretical value (1/2 LSB) when the digital output changes from 0…000 to 0…001.



**Figure 1.21 Zero-scale Error**



## **(5) Full-scale Error**

This is the difference between the actually measured value of the analog input voltage and the theoretical value (full scale – 3/2 LSB) when the digital output changes from 1…110 to 1…111.



**Figure 1.22 Zero-scale Error**



## **(6) Differential Linearity Error**

Ideally, the width at which a specific code is output is 1 LSB. The differential linearity error is the difference between the actually measured value of the width at which a specific code is output and the ideal value.



**Figure 1.23 Differential Linearity Error**



### **(7) Integral Linearity Error**

This indicates the degree to which the conversion characteristic shifts from the ideal linearity, and indicates the maximum value of the difference between the actually measured value and the ideal linearity where the zero-scale error and full-scale error are 0.



**Figure 1.24 Integral Linearity Error**

#### **(8) Conversion Time**

This is the time from when an analog voltage is input until digital output is produced.

The conversion time in the characteristics table includes sampling time.

### **(9) Sampling Time**

This is the time during which the analog switch is on to input the analog voltage to the sample & hold circuit.

#### **(10) A/D Start Time**

This is the time from the A/D conversion trigger to the start of A/D conversion.



# **1.8.2 POC Characteristic**

## **1.8.2.1 POC Characteristic on AWO**

**Condition:** AWO = powered  $REG0VCC = 2.7$  to  $5.5$  V

#### **CAUTIONS**

- 1. The POC ensures that the devices stops operation (RESET condition) when the device is outside the operation voltage range, under the condition that the supply voltage slope on REG0VCC is ≤500V/ms.
- 2. Full device operation is only available, when the supply voltage is above the maximum threshold voltage. The device may stop operation due to reset condition generated by POC, if the supply voltage drops below the given max threshold voltage.



#### **Table 1.49 POC Characteristic on AWO**

<span id="page-61-1"></span>Note 1. Not tested in production. Specified by design.

<span id="page-61-0"></span>Note 2. Up to the specified maximum POC0 supply voltage down ramp the POC0 ensures that the devices stops operation and enters a defined state (i.e. RESET condition).





**Figure 1.25 POC0 Timing**



## **1.8.2.2 POC Characteristic on ISO**

**Condition:** AWO = powered, ISO = powered REG1VCC = 2.7 to 5.5 V

#### **CAUTION**

The POC ensures that the ISO stops operation when the device is outside the operation voltage range, under the condition that the supply voltage slope on REG1VCC is ≤400V/ms.

#### **Table 1.50 POC Characteristic on ISO**



<span id="page-63-1"></span>Note 1. Not tested in production. Specified by design.

<span id="page-63-0"></span>Note 2. Up to the specified maximum POC1 supply voltage down ramp the POC1 ensures that the devices stops operation and enters a defined state (i.e. RESET condition).





**Figure 1.26 POC1 Timing**



# **1.8.3 Zero Point Detection (ZPD)**

The ZPD input path is an analog connection from the pad of a stepper motor driver (SMD) buffer to the ZPD module by-passing the digital input path of the general purpose input function of the SMD buffer.

**Condition:** AWO = powered, ISO = powered ZPDVCC =  $4.5$  to  $5.5$  V





<span id="page-65-1"></span>Note 1. The input pulse should have a minimum pulse width (TPW) to be detected properly. Shorter pulses may be ignored.

<span id="page-65-2"></span>Note 2. Not tested in production. Specified by design.

#### **NOTES**

- 1. Four independent stepper motor channels (consisting of four SMD pins) can be measured by the ZPD.
- 2. For each stepper motor channel, 4 different inputs (SMD pins) can be selected for the ZPD.
- 3. Each stepper motor channel can be compared to 1 out of 3 reference voltages. Two of the reference voltages are generated based on Internal BGR.
- 4. Each reference voltage( $V_{ZPD}$ ) is as follows.
	- Selection by ISMnGZPDCTL.ISMnGGRV1[3:0]
	- 100, 150, 215, 230, 235, 245, 250, 350, 450, 480, 500, 550, 650, 750, and 850 mV Selection by ISMnGZPDCTL.ISMnGGRV2[3:0]
		- 150, 215, 225, 235, 245, 350, 450, 470, 480, 490, 500, 550, 650, 750, and 850 mV
- 5. The measurement itself is done by analogue comparators of the ZPD.
- 6. Each stepper motor channel has its own comparator.
- 7. For the timing of the ZPD function refer to **[Figure 1.27, Timing of ZPD Function](#page-65-0)**.



<span id="page-65-0"></span>**Figure 1.27 Timing of ZPD Function**

# **1.8.4 Temperature Sensor**

**Condition:** AWO = powered, ISO = powered REG1VCC = 3.0 to 5.5 V

#### **Table 1.52 Temperature Sensor Specification**





# **1.9 Timer Module Operating Condition**

# **1.9.1 Timer TAUB/TAUJ Timing**



**Table 1.53 Timer TAUB/TAUJ AC Specification\*[1](#page-67-2)**

<span id="page-67-2"></span>Note 1. The external input incorporates a digital noise filter (DNF). Using a filter control macro this DNF can be placed into the input signal path. The filter control macro can also be used to bypass the DNF.

<span id="page-67-0"></span>Note 2. Please refer to **[Section 1.7.6, General Digital Noise Filter \(DNF\) Specification](#page-48-0)**.

<span id="page-67-1"></span>Note 3.  $2 \times t_{\text{SYNC}}$  is the delay time due to the synchronization of the input signal of the Timer TAUx with the macro clock of the Timer TAUx ( $t_{\text{SYNC}}$  = one macro clock cycle)



# **1.10 Serial Interface Module Operating Condition**

# **1.10.1 LIN / UART Interface**





**Note:** PRS is the RLIN3/UART clock prescaler division value, set in the macro register. Please refer the prescaler function in Users Manual.

# **1.10.2 Synchronous Interface CSIG**

## **1.10.2.1 Master Mode**

**Table 1.55 Master Mode AC Characteristics**



## **(1) [CSIGnSC / CSIGnSO] Output Pins and [CSIGnSI] Input Pin in Master Mode**

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.28 CSIGn Master Mode Timing (a)**

## **(2) [CSIGnSC / CSIGnSO] Output Pins and [CSIGnSI] Input Pin in Master Mode**

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.29 CSIGn Master Mode Timing (b): Inverted Clock2**

#### **(3) [CSIGnSC] Output Pin and [CSIGnRY] Input Pin in Master Mode**

**Note:** Settings: CSIGnCTL1.CSIGnSIT=0, CSIGnCTL1.CSIGnHSE=1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.30 CSIGn Master Mode Timing (c): Ready / Busy Input Signal (CSIGnRY)**

### **(4) [CSIGnSC] Output Pin and [CSIGnRY] Input Pin in Master Mode**

**Note:** Settings: CSIGnCTL1.CSIGnSIT=0, CSIGnCTL1.CSIGnHSE=1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)





#### **(5) [CSIGnSC / CSIGnDCS] Input Pins in Master Mode**

**Note:** Settings: CSIGnCTL1.CSIGnDCS = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.32 CSIGn Master Mode Timing (e): Data Consistency Check (CSIGnDCS)**

## **(6) [CSIGnSC / CSIGnDCS] Input Pins in Master Mode**

**Note:** Settings: CSIGnCTL1.CSIGnDCS=1, CSIGnCTL1.CSIGnCKR=0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.33 CSIGn Master Mode Timing (f): Data Consistency Check (CSIGnDCS) - Inverted Clock**
## **1.10.2.2 Slave Mode**



### **Table 1.56 Slave Mode AC Characteristics**



#### **(1) [CSIGnSO] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode**

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.34 CSIGn Slave Mode Timing (a)**

## **(2) [CSIGnSO] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode**

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.35 CSIGn Slave Mode Timing (b) - Inverted Clock**

### **(3) [CSIGnSC / CSIGnSI] Input Pins in Slave Mode**

**Note:** Settings: CSIGnCTL1.CSIGnSSE = 1, CSIGnCTL1.CSIGnCKR=0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.36 CSIGn Slave Mode Timing (c): Slave Select Ctrl Input (CSIGnSSI)**

#### **(4) [CSIGnSC / CSIGnSSI] Input Pins in Slave Mode**

**Note:** Settings: CSIGnCTL1.CSIGnSSE = 1, CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.37 CSIGn Slave Mode Timing (d): Slave Select Ctrl Input (CSIGnSSI) - Inverted Clock**

### **(5) [CSIG0SC] Input Pin and [CSIG0RY] Output Pin in Slave Mode**

**Note:** Settings: CSIG0CFG0.CSIG0CKP = 0, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.38 CSIGn Slave Mode Timing (e): Ready / Busy Output Signal (CSIGnRY)**

## **(6) [CSIG0SC] Input Pin and [CSIG0RY] Output Pin in Slave Mode**

**Note:** Settings: CSIG0CFG0.CSIG0CKP = 0, CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.39 CSIGn Slave Mode Timing (f): Ready / Busy Output Signal (CSIGnRY) - Inverted Clock**



## **(7) [CSIGnSO] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode**

**Note:** Settings: CSIG0CFG0.CSIG0CKP = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.40 CSIGn Slave Mode Timing (g): Ready / Busy Output Signal (CSIGnRY)**

## **(8) [CSIG0SC] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode**

**Note:** Settings: CSIG0CFG0.CSIG0CKP = 1, CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.41 CSIGn Slave Mode Timing (h): Ready / Busy Output Signal (CSIGnRY) - Inverted Clock**



### **(9) [CSIGnSC, CSIGnDCS] Input Pins in Slave Mode**

**Note:** Settings: CSIGnCTL1.CSIGnDCS = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.42 CSIGn Slave Mode Timing (h): Data Consistency Check (CSIGnDCS).CSIGnDAP bit)**

### **(10) [CSIGnSC, CSIGnDCS] Input Pins in Slave Mode**

**Note:** Settings: CSIGnCTL1.CSIGnDCS = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



**Figure 1.43 CSIGn Slave Mode Timing (i): Data Consistency Check (CSIGnDCS).CSIGnDAP bit) - Inverted Clock**



**Figure 1.44 Slave Mode Wave Form6**



**Figure 1.45 Slave Mode Wave Form7**



**Figure 1.46 Slave Mode Wave Form8**



**Figure 1.47 Slave Mode Wave Form9**



**Figure 1.48 Slave Mode Wave Form10**



# **1.10.3 Synchronous Interface CSIH**

# **1.10.3.1 Master Mode**





**Remark:** CSIDLE: setting value of CSIHnCFGx.CSIHnIDx0-2 CSSETUP: setting value of CSIHnCFGx.CSIHnSPx3-0

CSHOLD: setting value of CSIHnCFG0-7.CSIHnHDx3-0

Timing waveforms are same as master mode of CSIH (except CSS).



**Figure 1.49 CSIH Master Mode Wave Form1**



**Figure 1.50 CSIH Master Mode Wave Form2**





**Figure 1.51 CSIH Master Mode Wave Form3**









# **1.10.3.2 Slave Mode**





Timing waveforms are same as slave mode of CSIG.



# **1.10.4 FLSCI3**



# **1.10.5 I2C Bus Interface**

**Condition:** AWO = powered, ISO = powered

BnVDD = 3.0 to 5.5 V, RVCC=3.0 to 3.6 V

#### Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**.

The input timings are valid if the digital filter is bypassed.

The current I<sup>2</sup>C implementation complies with the I<sup>2</sup>C bus format (*Philips 1995 update Ver.2.1, Rev. June 5, 1996*). High speed (HS) mode is not supported.





<span id="page-85-0"></span>Note 1. At the start condition, the first clock pulse is generated after the hold time

<span id="page-85-1"></span>Note 2. The system requires a minimum of 300ns hold time internally for the SDA signal (at VIHmin of SCLn signal) in order to occupy the undefined area at the falling edge of SCLn.

<span id="page-85-2"></span>Note 3. If the system does not extend the SCL0 signal low hold time (tlow), only the maximum data hold time  $(t_{HD:DAT)}$  needs to be satisfied.

<span id="page-85-3"></span>Note 4. The fast-speed-mode IIC bus can be used in a normal-mode IIC bus system.

In this case, set the fast-speed-mode IIC bus so that it meets the following conditions:

- If the system does not extend the SCL0n signal's low state hold time:  $t_{\text{SU:DAT}}$  ≥ 250 ns

- If the system extends the SCL0n signal's low state hold time:

Transmit the following data bit to the SDA0 line prior to releasing the SCL0 line

 $(t_{Rmax.} + t_{SU:DAT} = 1000 + 250 = 1250$  ns: Normal mode IIC bus specification).

<span id="page-85-4"></span>Note 5. Noise suppression is only available in Fast-speed mode.

<span id="page-85-5"></span>Note 6.  $t_{\text{IICL K}}$  is the period of the IICLK supplied by the clock controller.





Figure 1.54 **I**<sup>2</sup>C Timing Waveform



# **1.10.6 SSIF (Serial Sound Interface)**



**Table 1.61 Audio Clock Input Characteristics**

### **Table 1.62 IIS Master Mode Interface Characteristics**



## **Table 1.63 IIS Slave Mode Interface Characteristics**



# **1.10.7 PCM-PWM Converter (PCMP)**

**Table 1.64 PCM-PWM Converter Characteristics**

| <b>Parameter</b>                               | Symbol                                | <b>Condition</b> | MIN.    | TYP. | MAX. | Unit |
|------------------------------------------------|---------------------------------------|------------------|---------|------|------|------|
| Output frequency of<br>High-speed PWM          | <b>T</b> PWMOP                        |                  | 10      |      | 60   | kHz  |
| Output period time                             | <b>T</b> PWMOP                        |                  | 16.67   |      |      | μs   |
| Output time difference for<br>each PWM outputs | t <sub>ANOD</sub> , t <sub>BNOD</sub> |                  | $-10.0$ |      | 10.0 | ns   |



**Figure 1.55 PCM-PWM Timing Waveform**



# **1.10.8 RS-CAN Interface**

```
Condition: AWO = powered, ISO = powered
```

```
EVDD = 3.0 to 5.5 V
```
Measurement according to **[Section 1.3.1, AC Characteristic Measurement Condition](#page-12-0)**.

The input timings are valid if the digital filter is bypassed.





**NOTE**

The CAN module of this device is conform to ISO 11898-1. Additionally it is tested according to CAN Conformance Specification (i.e. ISO16845).



**Figure 1.56 CAN Interface Waveform**





**Figure 1.57 CAN Delay Time Definition**

# **1.10.9 CAN-FD Interface**





#### **Note:** CAN node delay time (t<sub>NODE</sub>)

= INPUT delay time (t<sub>INPUT</sub>) + Output delay time (t<sub>OUTPUT</sub>)



**Figure 1.58 CAN-FD Delay Time Definition**

# **1.11 Graphic Module Operating Conditions**

# **1.11.1 LCD Bus Interface (LCBI)**



<span id="page-91-0"></span>Note 1. The parameters CYCslow respectively CYCfast, as well as the parameter T are set as described in *the UM Section 36.3.1.2, Transfer Speed*.

Where the transfer period CYCr (depending on slow or fast mode named CYCslow or CYCfast) corresponds to the settings of the LCBInBCYC register.

Likewise the time for one step of a transfer period T corresponds to the settings of the LCBInCKSEL register, means the PCLK divider setting.



**Figure 1.59 LCD Bus Interface RAM Operation Mode (READ)**



**Figure 1.60 LCD Bus Interface RAM Operation Mode (WRITE)**



**Figure 1.61 LCD Bus Interface RAM Operation Mode (WRITE/READ switch)**



| Table 1.6 |  |  |
|-----------|--|--|
|-----------|--|--|

**Table 1.68 E-type Operation Mode AC Characteristics**







**Figure 1.62 LCD Bus Interface E-type Operation Mode (READ)**



**Figure 1.63 LCD Bus Interface E-type Operation Mode (WRITE)**





**Figure 1.64 LCD Bus Interface E-type Operation Mode (WRITE/READ switch)**



# **1.12 Flash Characteristics**

# **1.12.1 Code Flash**

The code flash memory is shipped in the erase state. If the code flash memory is read where it has not been written after erasure (no write condition), an ECC error is generated, resulting in the occurrence of an exception.

**Condition:**  $T_j = -40^{\circ}$ C to + $T_{Jmax}$ AWO = powered, ISO = powered





**Note:** Retention period under average Ta = 85°C. This is the period starting on completion of a successful erasure of the code flash memory.







# **1.12.2 Data Flash**

The data flash memory is shipped in the erased state. If the data flash memory is read where it has not been written after erasure (no write condition), an ECC error is generated, resulting in the occurrence of an exception.

**Condition:**  $T_i = -40^{\circ}$ C to  $+T_{Jmax}$ AWO = powered, ISO = powered





**Note:** Retention period under average Ta = 85°C. This is the period starting on completion of a successful erasure of the code flash memory.

#### **Table 1.72 Timing Characteristics**





# **1.13 Power Supply Current**

# **1.13.1 Operation Current Consumption**

**Condition:**  $T_j = -40^{\circ}$ C to +  $T_{Jmax}$ 

Vss = OSCVss = REGnVss = EVss = BnVss = ISMVss = ZPDVss = A0Vss = 0V Clock setting: CPU: 120 MHz, AXI: 60 MHz, APB: 60 MHz IO current: The input/output current is mainly part of the special application use case and not covered in this "Power supply current". Excluded from this are some currents that need to be considered separately. Please apply both dynamic and static current for total current of each domain. AWO = powered, ISO = powered

**Table 1.73 Dynamic Current**

| <b>Parameter</b>                          | Symbol           | <b>Condition</b>           | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------|------------------|----------------------------|------|------|------|------|
| Operation Current of REG0V $_{\text{CC}}$ | <b>LOREGOVCC</b> | REG0VCC = $3.0$ to $5.5$ V |      |      |      | mA   |
| Operation Current of REG1V <sub>CC</sub>  | <b>OREG1VCC</b>  | REG1VCC = $3.0$ to $5.5$ V |      |      |      | mA   |

**Remark:** OSCVCC current depend on frequency and external logics for Main oscillator. Detail specs please refer to **[Section 1.5.10.1, Main Oscillator](#page-29-0)**.

#### **Table 1.74 Static Current**





# **1.13.2 Stand-by Current Consumption**

```
Condition: T_j = -40^{\circ}C to 85^{\circ}C
 \overrightarrow{V}ss = OSCVss = REGnVss = EVss = BnVss = ISMVss = ZPDVss = A0Vss = 0 V
 Clock setting:
  f_{\mathsf{RI}}: On
 IO current: The input/output current is mainly part of the special application use case and not covered in
 this "Power supply current". Excluded from this are some currents that need to be considered 
 separately.
 AWO = powered, ISO = Off.
 Typ condition indicate following condition
   - Each VCC set to 5.0 V
 - T_j = 25°C
   - Device = center condition
```
**Table 1.75 Stand-by Current**



<span id="page-100-0"></span>Note 1. Main oscillator current depend on frequency (AMPSEL setting) and external logics. Detail specs please refer to **[Section 1.5.10.1, Main Oscillator](#page-29-0)**.



# **Section 2 Package**

# **2.1 Junction-to-Ambient Resistance**

The simplest method to determine the actual chip temperature is to use the single resistance metric of θja. The following equation may be used:

 $Tj = Ta + (Prot \times \theta ja)$ 

- Ti: is the chip junction temperature in  $[°C]$
- Ta: is the ambient temperature (according to JEDEC standard JESD51-2A) in [°C]
- Ptot: is the total power consumption (refer to section DC characteristic) in [W]
- $\bullet$   $\theta$ ja is the thermal resistance between junction and ambient in [°C/W]

This simple metric considers the test board properties in a natural convection environment. The thermal resistance is derived from a defined test fixture (JEDEC) or simulation of such test fixture using a 3D simulation with a detailed model. Since real application is usually quite different from this environment, the error in determining the maximum Tj can be quite big. The amount of deviation depends entirely on the application and can easily reach >30%.

A sufficient margin to Tjmax must be applied, considering the simulation error.







# **2.2 Device Packages**

# **2.2.1 D1S1 Device (R7F701417)**



**Figure 2.1 144-pin Plastic QFP, 0.5 mm Pin-pitch**



#### RH850/D1L/D1M Datasheet REVISION HISTORY



All trademarks and registered trademarks are the property of their respective owners.



#### <span id="page-104-0"></span>**Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully respo the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or info
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
	- "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable aws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

j

(Rev.4.0-1 November 2017)



#### **SALES OFFICES**

# **Renesas Electronics Corporation**

http://www.renesas.com

**Renesas Electronics Corporation** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan **Renesas Electronics America Inc.** 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 **Renesas Electronics Canada Limited** 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 9251 Yonge Street, Sı<br>Tel: +1-905-237-2004 **Renesas Electronics Europe Limited**<br>Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K<br>Tel: +44-1628-651-700 **Renesas Electronics Europe GmbH** Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 **Renesas Electronics (China) Co., Ltd.**<br>Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China<br>Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 **Renesas Electronics (Shanghai) Co., Ltd.** Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 **Renesas Electronics Hong Kong Limited** r Linnte**u**<br>rand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Unit 1601-1611, 16/F., Tower 2, Grand Cent<br>Tel: +852-2265-6688, Fax: +852 2886-9022 **Renesas Electronics Taiwan Co., Ltd.** 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 **Renesas Electronics Singapore Pte. Ltd.**<br>80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949<br>Tel: +65-6213-0200, Fax: +65-6213-0300 **Renesas Electronics Malaysia Sdn.Bhd.** Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 **Renesas Electronics India Pvt. Ltd.** Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 **Renesas Electronics Korea Co., Ltd.**<br>17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea<br>Tel: +82-2-558-3737, Fax: +82-2-558-5338