# DATASHEET

# RENESAS

# RH850/D1S1

**RENESAS MCU** 

# **Product Introduction**

### Concept

The market of instrument clusters on automotive requires various kinds of unit, such as from traditional instrument clusters to graphical instrument clusters.

The RH850/D1x series microcontroller focuses on instrument clusters for automotive.

The RH850/D1x series can cover wide range of instrument clusters.

Major differences in the series are functionality of graphics.

Then, it is possible to choose products in RH850/D1x series by graphics functionality of instrument clusters.

In addition, other functionality, such as standard peripherals and instrument cluster specific peripherals, has very high compatibility.

Therefore, RH850/D1x series makes easy to develop platform by reducing software development costs.

In addition, there are several features, such as internal Video RAM, for reduce BOM costs.



### **Function Overview**

• JCP-2016 BL products (1/2)

| Product Feature  | s                                                           |                            | D1S1                                                                               |
|------------------|-------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------|
| Memory           | Code Flash                                                  |                            | 1 MB                                                                               |
|                  | Local RAM (LI                                               | RAM)                       | 128 KB                                                                             |
|                  | Retention RAM                                               | M (RRAM)                   | 16 KB                                                                              |
|                  | Data Flash                                                  |                            | 32 KB                                                                              |
|                  | Video RAM (V<br>wrapper                                     | RAM) with Video RAM        | _                                                                                  |
| External         | Serial Flash                                                | Bus width                  | _                                                                                  |
| interfaces       | (SFMA)                                                      | Mode                       |                                                                                    |
|                  |                                                             | Max. clock                 |                                                                                    |
| CPU              | CPU System                                                  |                            | G3M                                                                                |
|                  | CPU frequence                                               | ÿ                          | 120 MHz                                                                            |
|                  | Floating Point                                              | Unit (FPU)                 | Provided                                                                           |
|                  | Memory Prote                                                | ction Unit (MPU)           | Provided                                                                           |
|                  | Memory                                                      | Instruction cache          | 8 KB/4-way associative                                                             |
|                  | caches                                                      | Non-CPU system<br>memories | _                                                                                  |
| DMA              |                                                             |                            | 16 channels                                                                        |
| Operating clock  | Main Oscillato                                              | r (MainOSC)                | 8 to 16 MHz                                                                        |
|                  | Low Speed Int<br>(LS IntOSC)                                | ternal Oscillator          | typ. 240 kHz                                                                       |
|                  | High Speed In<br>(HS IntOSC)                                | ternal Oscillator          | typ. 8 MHz                                                                         |
|                  | Sub Oscillator                                              | (SubOSC)                   | typ. 32.768 kHz                                                                    |
|                  | Spread-spectrum PLL0                                        |                            | max. 480 MHz                                                                       |
|                  | PLL1                                                        |                            | fixed to 480 MHz                                                                   |
| I/O port         |                                                             |                            | 92                                                                                 |
| A/D Converter (A | DCE)                                                        |                            | 16 channels, 12 bit resolution                                                     |
| Timer            | Timer Array U                                               | nit B (TAUB)               | 3 units (16 bit resolution, 16 channels/unit)                                      |
|                  | Timer Array U                                               | nit J (TAUJ)               | 1 unit (32 bit resolution, 4 channels/unit)                                        |
|                  | Operating Sys                                               | stem Timer (OSTM)          | 2 units (32 bit resolution, 1 channel/unit)                                        |
|                  | Alway-On-Are                                                | a Timer (AWOT)             | 1 unit (32 bit resolution, 1 channel/unit)                                         |
|                  | Real-Time Clo                                               | ock (RTCA)                 | Provided                                                                           |
|                  | Window Watch                                                | hdog Timer A (WDTA)        | 2 units                                                                            |
|                  | PWM Generat                                                 | tors with Diagnostic       | 1 unit<br>(12 bit resolution, 24 PWM generators,<br>12 with diagnostic capability) |
| Communication    | Clocked Seria                                               | l Interface G (CSIG)       | 4 channels                                                                         |
| interfaces       | Clocked Seria                                               | l Interface H (CSIH)       | 2 channels                                                                         |
|                  | Clocked Serial Interface H (CSIH)<br>CAN Interface (RS-CAN) |                            | 3 channels (total 192 message buffers)*1                                           |
|                  | CAN Interface (RS-CAN)<br>CAN Interface (RS-CANFD)          |                            | 3 channels (total 192 message buffers)* <sup>1</sup>                               |
|                  | LIN/UART Inte                                               | erface (RLIN3)             | 4 channels                                                                         |
|                  | I <sup>2</sup> C Interface (                                | RIIC)                      | 3 channels                                                                         |
| External         | Maskable                                                    |                            | 11                                                                                 |
| interrupts       | Non-maskable                                                | e (NMI)                    | 1                                                                                  |
| Audio            | Sound Genera                                                | ator (SG)                  | 1 unit                                                                             |
|                  | PCM-PWM Co                                                  | onverter (PCMP)            | 1 unit                                                                             |
|                  | Serial Sound I                                              | nterface (SSIF)            | 2 units<br>(1 channel/unit)                                                        |



### • JCP-2016 BL products (2/2)

| Product Feature | es                                                                                        |                             | D1S1                                                                                      |
|-----------------|-------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------|
| Video and       | Video                                                                                     | Channels                    | _                                                                                         |
| Graphics        | Output                                                                                    | I/F                         | _                                                                                         |
|                 |                                                                                           | RLE decoding                | _                                                                                         |
|                 |                                                                                           | Sprite layer                | _                                                                                         |
|                 |                                                                                           | Timing Controller<br>(TCON) | _                                                                                         |
| Other functions | LCD Bus I/F (                                                                             | LCBI)                       | 8 bit output,<br>max. 10 MHz* <sup>4</sup>                                                |
|                 | Clock Monitor                                                                             | s (CLMA)                    | for MainOSC, LS IntOSC, HS IntOSC, PLL0, PLL1                                             |
|                 | Data CRC (DO                                                                              | CRA)                        | Provided                                                                                  |
|                 | Power-On-Cle                                                                              | ear (POC)                   | Provided                                                                                  |
| ln<br>(It<br>ea | Intelligent Stepper Motor Driver<br>(ISM), incl. zero point detection for<br>each channel |                             | 1 unit,<br>4 channels                                                                     |
|                 | Error Correction                                                                          | on Coding (ECC)             | for Code Flash, Data Flash,<br>Local RAM, Retention RAM, RS-CAN RAM, Caches tag/data RAMs |
|                 | Intelligent Cry<br>(ICU-S2)                                                               | ptographic Unit             | Provided                                                                                  |
|                 | On-Chip debu                                                                              | g (OCD)                     | Provided                                                                                  |
|                 | Boundary Sca                                                                              | n                           | Provided                                                                                  |
| Voltage         | Internal logic                                                                            | AWO* <sup>3</sup>           | 3.3 V, 5 V via on-chip voltage regulator                                                  |
| supply*2        |                                                                                           | ISO* <sup>3</sup>           | 3.3 V, 5 V via on-chip voltage regulator                                                  |
|                 | I/O buffers                                                                               | GPIO* <sup>3</sup>          | 3.3 V, 5 V                                                                                |
|                 | A/D Converter                                                                             | supplies                    | nominal 3.3 V, 5 V                                                                        |
| Package         | Туре                                                                                      |                             | QFP                                                                                       |
|                 | Pins                                                                                      |                             | 144                                                                                       |
|                 | pin/ball pitch                                                                            |                             | 0.5 mm                                                                                    |

Information.

Note 2. The supply voltages are given as nominal values. Refer to data sheet **Section 1.5.7**, **Supply Voltage** for detail specification of electrical values.

- Note 3. AWO: Always-On-Area ISO: Isolated-Area GPIO: General purpose I/O port
- Note 4. The LCBI module of this device does not support the TFT mode.



### **Block Diagram**



**D1S1 Block Diagram** 



# Ordering Information

| Series Name | Part Number | Renesas Order Code | Remarks                |
|-------------|-------------|--------------------|------------------------|
| D1S1        | R7F701417   |                    | D1S1 with RS-CAN I/F   |
|             | R7F701437   |                    | D1S1 with RS-CANFD I/F |



### Pin Map



Figure A.1 D1S1(R7F701417) (Top View)



### **Product Lineup**

The RH850/D1x device family comprises several family members. An overview with the pin and package information is given in the following table:

|            | Family Member | Package |
|------------|---------------|---------|
| RH850/D1S1 | R7F701417     | QFP144  |
|            | R7F701437     | -       |

### **Terms for Temperature**

This specification describes a class of powerful devices that self-heating depend on the usage and thereby needed current consumption. Therefore this specification is based on two data for temperature:

•  $T_i$ : TJ or alternative  $T_i$ 

is the chip junction temperature in [°C].

• Ta: TA or alternative Ta

is the ambient temperature (according to JEDEC standard JESD51-2A) in [°C] For details about the coherence between  $T_i$  and Ta see **Section 2.1, Junction-to-Ambient Resistance**.



# Section 1 Electrical Specifications

# 1.1 Pin Groups

# 1.1.1 Power Supply Pins

Information about the power supply pin naming and the power supply schemes, i.e. the power supply pins and the modules they supply are provided in the "User's Manual" in section "Power Supply".

In this section the detailed distribution of dedicated power supply pins for certain I/O modules is provided. This covers different power supply pins that are indicated by different supply pin naming or different prefix. It covers also the supply of I/O modules that are supplied by several power supply pins that differ only for the suffix.

Pins having different suffix but same naming with same prefix are connected among each other but may have slightly different characteristic to parts of the I/O module. This is especially valid for devices with BGA packages, where the bonding between the die and the balls does not differ for the suffix. Nevertheless the electrical specification for each I/O pin does refer to a special power supply pin pair indicated by the complete naming including the suffix.

### CAUTION

As not denoted otherwise this document neglects suffixes for power supply pins with same functions that can be treat as equal.

This document provides in the following sections;

- Section 1.4, Absolute Maximum Ratings
- Section 1.5, General Operating Conditions
- Section 1.6, General IO Characteristic

the voltage ranges of the power supply pins and port pins.

There the alias XyVCCn is often used to keep the operating condition description generic. Depending on the pin group supply the alias has to be replaced by the port buffer power.



### 1.1.2 Port Pins

A port buffer consists out of an output and input buffer with special features. Below abbreviation is used for the following port buffer tables.

### 1.1.2.1 Output Table Abbreviations

### (1) Buffer Power Supply

Describes to which power supply pin pair the pin is connected.

### (2) IOHold

The availability of this function to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty. In IOHOLD mode the I/O buffer maintains the level and drive strength it was in before entering this mode.

### (3) Output

There exist different output buffer types.

- GP: General purpose output buffer.
  - Used for all general purpose I/O functions.
  - Provides frequency control option.
- HD: High drivability output buffer.
  - With high drive capability that is mainly used to drive stepper motors.
- AN: Analog output buffer.
  - Output buffer used w/ analog input buffer for A/D Converter.

The characteristic of each type is described in Section 1.6, General IO Characteristic.

The availability of the buffers to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty.

In case the buffer is in addition initial activated by RESET an "R" or "L" is used instead of the "x".

The "L" is used if the output direction of an output buffer is initial active low "R" is used instead of the "x".

### (4) Open Drain

The availability of the open drain emulation to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty.

In case the open drain emulation is in addition initial activated by RESET an "R" is used instead of the "x".



### 1.1.2.2 Input Table Abbreviations

### (1) TriState

While this feature is active the input and output buffers are disabled (all PODCn\_m = 1, PIBCn\_m = 0). The ports enter high impedance status (HiZ). Thus these ports can be left unconnected, if they are not used.

A "R" in this column indicates that the output and input/output port is initial disabled by RESET and enters high impedance status (HiZ).

A "x" indicates that the feature is programmable during operation.

### (2) Input

The characteristic of each type is described in **Section 1.6**, **General IO Characteristic** and can be selected by port control registers.

- CMOS1
- (LV)TTL
- Schmitt1
- Schmitt2
- Schmitt4

Not all input characteristics are available for each input port.

The availability of the input characteristic to each pin is marked with "x" in the associated column. For pins without this functionality the field is empty.

In case the input characteristic is in addition initial activated by RESET an "R"

is used instead of the "x".

#### (3) Resistor

For input pins an internal pull-up (PU) and pull-down (PD) resistor can be selected. The availability is marked with "x" and "R" in the same meaning as above.

#### (4) Reset State

The output level status in case of active MCU reset.

"Z" means high impedance (output not driven).

"L" means low level (actively driven output).

#### (5) Drive Control

For output pins the drivability can be selected by PDSCn registers (=0 low speed, =1 high speed). In case the output drivability can be selected for a port it is indicated by "x" marking.



# 1.1.3 Pin Information for D1S1

|          |                        | Output Input |           | Resistor |    |            |           | <u> </u> |          |          |          |     |    |    |         |             |             |
|----------|------------------------|--------------|-----------|----------|----|------------|-----------|----------|----------|----------|----------|-----|----|----|---------|-------------|-------------|
| Pin      | Buffer Power<br>Supply | GP (Slow)    | GP (fast) | ЧР       | AN | Open Drain | Tri State | CMOS1    | Schmitt1 | Schmitt2 | Schmitt4 | TTL | PU | PD | ploH-OI | Reset State | Drive Contr |
| RESETZ   | EV <sub>CC</sub>       | ×            |           |          |    | ×          |           |          |          | ×        |          |     |    |    |         | L           |             |
| FLMD0    | EV <sub>CC</sub>       |              |           |          |    |            |           |          | ×        |          |          |     | ×  | R  |         | Ζ           |             |
| PWRCTL   | EV <sub>CC</sub>       | ×            |           |          |    |            |           |          | _        | _        |          |     |    |    |         | L           |             |
| PWRGD    | EV <sub>CC</sub>       |              |           |          |    |            |           |          | х        |          |          |     |    |    |         | Ζ           |             |
| JP0_0    | EV <sub>CC</sub>       | ×            |           |          |    | ×          | ×         |          | R        |          | ×        | ×   | ×  | ×  |         | Ζ           |             |
| JP0_1    | EV <sub>CC</sub>       | ×            |           |          |    | ×          | ×         |          |          |          | ×        |     | ×  | ×  |         | L           | ×<br>*2     |
| JP0_2    | EV <sub>CC</sub>       | ×            |           |          |    | ×          | ×         |          | R        |          | ×        | ×   | ×  | ×  |         | Ζ           |             |
| JP0_3    | EV <sub>CC</sub>       | ×            |           |          |    | ×          | ×         |          |          |          | R        | ×   | ×  | ×  |         | Ζ           |             |
| JP0_4    | EV <sub>CC</sub>       | ×            |           |          |    | ×          | ×         |          |          |          | R        | ×   | ×  | R  |         | Ζ           |             |
| JP0_5    | EV <sub>CC</sub>       | ×            |           |          |    | ×          | ×         |          |          |          | ×        |     | ×  | ×  |         | Z           | ×<br>*2     |
| P0       | EV <sub>CC</sub>       | ×            | ×         |          |    | ×          | ×         |          | R        |          | ×        | ×   | ×  | ×  | ×       | Ζ           | ×           |
| P1       | B0V <sub>CC</sub>      | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  | ×       | Ζ           | ×           |
| P3       | B1V <sub>CC</sub>      | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  | ×       | Ζ           | ×           |
| P10      | A0V <sub>CC</sub>      | ×            |           |          | ×  | ×          | ×         | ×        |          |          |          |     |    | ×  |         | Z           |             |
| P11      | A0V <sub>CC</sub>      | ×            |           |          | ×  | ×          | ×         | ×        |          |          |          |     |    | ×  |         | Ζ           |             |
| P16      | ISMV <sub>CC</sub>     | ×            |           | ×        |    | ×          | ×         | ×        | R        |          | ×        |     |    |    | ×       | L           | ×           |
| P17[3:0] | ISMV <sub>CC</sub>     | ×            |           | ×        |    | ×          | ×         | ×        | R        |          | ×        |     |    |    | ×       | L           | ×           |
| P17[6:4] | ISMV <sub>CC</sub>     | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  | ×       | Ζ           | ×           |
| P21      | B5V <sub>CC</sub>      | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  |         | Ζ           | ×           |
| P42      | B0V <sub>CC</sub>      | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  | ×       | Ζ           | ×           |
| P44      | B5V <sub>CC</sub>      | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  | ×       | Ζ           | ×           |
| P45      | B5V <sub>CC</sub>      | ×            | ×         |          |    | ×          | ×         | ×        | R        |          | ×        |     | ×  | ×  | ×       | Ζ           | ×           |

# Table 1.1Pin Information for D1S1

Note 1. P16/P17[3:0] are driven by HD capability at Reset State.

Note 2. JP0\_1/JP0\_5 has JPDSC. However, AC/DC spec cover slow mode only.

# 1.2 Classification of Testing

Besides testing the specified parameters directly or indirectly at mass production state there is also the method of special product characterization and design simulation. Such parameters are marked in the classification tag column "CT" of each electrical parameter table with the associated classification tag.

Table 1.2 Parameter Classifications

|      | Classification Tag       |                                                                                                                                       |
|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Abbr | Tag Name                 | Tag Description                                                                                                                       |
| PC   | Product Characterization | Those parameters are achieved by device characterization by measuring a statistically relevant sample size across process variations. |
| DS   | Design Simulation        | Those parameters are derived from simulations.                                                                                        |



# **1.3 General Measurement Conditions**

As not otherwise denoted the general measurement condition for testing are

| <b>Condition:</b> $T_J = -40$ to $+T_{Jmax}$                        |   |
|---------------------------------------------------------------------|---|
| VSS = OSCVSS = REGnVSS = EVSS = BnVSS = ISMVSS = ZPDVSS = A0VSS = 0 | V |

# **1.3.1** AC Characteristic Measurement Condition

### (1) AC Test Input Measurement Points



### (2) AC Test Output Measurement Points



#### CAUTIONS

- 1. If not other denoted output timings are not valid for open drain setting.
- 2. If not other denoted input timings are valid for CMOS1 level.
  - Using the Schmitt 1/2/4 input characteristics results in a different delay time. If Schmitt 1/2/4 is used, the difference of the propagation delay timing to CMOS1 has to be added. For port input propagation delay timing please refer to Port Input Characteristics.



### (3) Load Conditions



#### NOTES

- 1. As not otherwise denoted the standard load condition for testing is
  - 1 nF for Intelligent stepper motor driver (HD type)
  - 50 pF for all lower speed port buffer (GP type in slow mode)
  - 30 pF for video and SFMA I/O ports. (GP type in fast mode)
- 2. For critical AC timing specifications (mostly of interfaces with crucial round- trip delay calculations), please refer to the individual sections and check under which test conditions the individual AC specifications are valid.



# 1.4 Absolute Maximum Ratings

# 1.4.1 Definition of Absolute Maximum Ratings

Absolute maximum ratings are values of voltage, current, temperature, power dissipation etc., which must not be exceeded at any time, otherwise deterioration or destruction of the device may take place. Maximum values and limits given in this document should be taken into consideration anytime when using the device.

### (1) Maximum Temperature Ratings

Specifies the absolute maximum limitation of operating and storage temperature.

```
NOTE
```

The device's function is not guaranteed outside of the specified maximum temperature ratings.

### (2) Maximum Voltage Ratings

Specifies the absolute maximum limitation of supply and input voltages.

NOTE

The device's function is not guaranteed outside of the specified operating range and below the specified maximum voltage ratings.

### (3) Maximum Current Ratings

Specifies the absolute maximum limitation of input and output currents.



# **1.4.2** Thermal Characteristics

Table 1.3 Thermal Characteristics

| Parameter             | Symbol            | Condition | T <sub>Jmin</sub> TYP. | T <sub>Jmax</sub> | Unit |
|-----------------------|-------------------|-----------|------------------------|-------------------|------|
| Storage temperature   | T <sub>STGB</sub> | D1S1      | -55                    | 150               | °C   |
| Operating temperature | T <sub>OPR</sub>  | D1S1      | -40                    | 150               | °C   |

# 1.4.3 Supply Voltages

| Table | 1.4 | VCC / VDD Data |
|-------|-----|----------------|
| IGNIO |     | 100/100 Dulu   |

| Parameter                                      | Symbol <sup>*1,*2</sup>    | Condition      | Ratings       | Unit |
|------------------------------------------------|----------------------------|----------------|---------------|------|
| Always-On-Area                                 | REG0VCC                    |                | –0.5 to 6.5   | V    |
|                                                | OSCVCC                     |                | -0.5 to 6.5   | V    |
|                                                | EVCC                       |                | -0.5 to 6.5   | V    |
| System                                         | REG1VCC                    |                | –0.5 to 6.5 V | V    |
| Internal voltage                               | REG0C, REG1C* <sup>3</sup> |                | –0.5 to 1.8   | V    |
| regulator<br>Ports                             | B0VCC                      |                | -0.5 to 6.5   | V    |
|                                                | B1VCC                      |                | -0.5 to 6.5   | V    |
|                                                | B5VCC                      |                | -0.5 to 6.5   | V    |
| Stepper Motor                                  | ISMVCC                     |                | -0.5 to 6.5   | V    |
| Controller,<br>Zero point<br>detection circuit | ZPDVCC                     |                | –0.5 to 6.5   | V    |
| A/D Converter                                  | A0VCC                      | A0VCC>=ISOVDD  | -0.5 to 6.5   | V    |
|                                                | A0VREF                     | A0VREF<= A0VCC | –0.5 to 6.5   | V    |

Note 1. As long as not otherwise noted this specification does not differ between pins with different suffix for the symbol.

Note 2. The symbol reflects all supplies within D1x. Therefore not each symbol is available for each product.

Note 3. These pins are for special use only and should not be used for other connections than specified. Pins are operated with the internal generated core voltage.

#### Table 1.5 VSS Data

| Parameter                    | Symbol <sup>*1,*2</sup> | Condition                  | Ratings     | Unit |
|------------------------------|-------------------------|----------------------------|-------------|------|
| Always-On-Area               | REG0VSS                 | reference ground potential | 0           | V    |
|                              | OSCVSS                  |                            | –0.5 to 0.5 | V    |
|                              | EVSS                    |                            | –0.5 to 0.5 | V    |
| System                       | REG1VSS                 |                            | –0.5 to 0.5 | V    |
| Ports                        | B0VSS                   |                            | –0.5 to 0.5 | V    |
|                              | B1VSS                   |                            | –0.5 to 0.5 | V    |
|                              | B5VSS                   |                            | –0.5 to 0.5 | V    |
| Stepper Motor Controller,    | ISMVSS                  |                            | –0.5 to 0.5 | V    |
| Zero point detection circuit | ZPDVSS                  |                            | –0.5 to 0.5 | V    |
| A/D Converter                | A0VSS                   |                            | –0.5 to 0.5 | V    |

Note 1. As long as not otherwise noted this specification does not differ between pins with different suffix for the symbol.

Note 2. The symbol reflects all supplies within D1x. Therefore not each symbol is available for each product.

# 1.4.4 Port Voltage

**Condition:**  $T_j = -40$  to  $+T_{Jmax}$ 

### Table 1.6Port Input Voltage

| Paramet          | er                        | Symbol <sup>*1,*2</sup> | Condition                        | Ratings     | Unit |
|------------------|---------------------------|-------------------------|----------------------------------|-------------|------|
| Input<br>voltage | Pins supplied by<br>EVCC  | V <sub>I0</sub>         | V <sub>I0</sub> < EVCC + 0.5 V   | -0.5 to 6.5 | V    |
|                  | Pins supplied by<br>BnVCC | V <sub>I1</sub>         | V <sub>I1</sub> < BnVCC + 0.5 V  | -0.5 to 6.5 | V    |
|                  | Pins supplied by ISMVCC   | V <sub>I6</sub>         | V <sub>I6</sub> < ISMVCC + 0.5 V | -0.5 to 6.5 | V    |
|                  | Pins supplied by A0VCC    | V <sub>I7</sub>         | V <sub>I7</sub> < A0VCC + 0.5 V  | -0.5 to 6.5 | V    |

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

Note 2. The symbol reflects all supplies within D1x. Therefore not each symbol is available for each product.



#### 1.4.5 **Port Currents**

The port currents describe the allowed currents that can be sourced from / sunken into a port pin respectively a port pin supply group.

CAUTION

The currents in the customer's application must not exceed the absolute maximum current ratings as specified in Table 1.7, Low Level Output Current and Table 1.8, High Level Output Current below.

For the calculation of the total power dissipation of a device (Ptot) also the power consumption of the IO pins (PIO) has to be considered. PIO is dependent on the customer's application. Therefore, it has to be taken care that with the resulting PIO the Ptot does not exceed the given limits of T<sub>Jmax</sub>.

| Table 1 7 | I ow | l evel | Output | Current |
|-----------|------|--------|--------|---------|
|           | LOW  | LCVCI  | output | ouncill |

| Parameter        | Symbol <sup>*1</sup> | Condition                                                                              | Average | MAX. | Unit |
|------------------|----------------------|----------------------------------------------------------------------------------------|---------|------|------|
| Pins supplied by | IOL0                 | 1pin                                                                                   |         | 10   | mA   |
| EVSS             |                      | Sum of all absolute IOL0 of pins supplied by same supply pin pair                      | _       | 60   | mA   |
| Pins supplied by | IOL1                 | 1pin                                                                                   | _       | 10   | mA   |
| BUVSS            |                      | Sum of all absolute IOL1 of pins supplied by same supply pin pair                      | _       | 60   | mA   |
| Pins supplied by | IOL2                 | 1pin                                                                                   | —       | 10   | mA   |
| 81788            |                      | Sum of all absolute IOL2 of pins supplied by same supply pin pair                      | _       | 60   | mA   |
| Pins supplied by | IOL6                 | 1pin                                                                                   | _       | 10   | mA   |
| B5VSS            |                      | Sum of all absolute IOL6 of pins supplied by same supply pin pair                      | _       | 60   | mA   |
| Pins supplied by | IOL11                | 1 pin                                                                                  | _       | 10   | mA   |
| (PDSCn = 0)      |                      | Sum of all absolute IOL11 of pins supplied by same supply pins                         | _       | 60   | mA   |
| Pins supplied by | IOL11                | 1 pin (T <sub>j</sub> = –40°C)                                                         | 52      | 60   | mA   |
| (PDSCn = 1)      |                      | 1 pin (T <sub>j</sub> = 25°C)                                                          | 39      | 45   | mA   |
| <b>x y</b>       |                      | 1 pin (T <sub>j</sub> = 125°C)                                                         | 32      | 40   | mA   |
|                  |                      | 1 pin (T <sub>j</sub> = 150°C)                                                         | 30      | 38   | mA   |
|                  |                      | Sum of all absolute IOL11 of pins supplied by all supply pins $(T_j = -40^{\circ}C)$   | 441     |      | mA   |
|                  |                      | Sum of all absolute IOL11 of pins supplied by all supply pins $(T_j = 25^{\circ}C)$    | 351     |      | mA   |
|                  |                      | Sum of all absolute IOL11 of pins supplied by all supply pins ( $T_j = 125^{\circ}C$ ) | 288     |      | mA   |
|                  |                      | Sum of all absolute IOL11 of pins supplied by all supply pins ( $T_j = 150^{\circ}C$ ) | 270     |      | mA   |
| Pins supplied by | IOL12                | 1 pin                                                                                  | _       | 10   | mA   |
| AUVSS            |                      | Sum of all absolute IOL12 of pins supplied by same supply pin pair                     | _       | 60   | mA   |

The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise Note 1. specified.

| Parameter             | Symbol* <sup>1</sup> | Condition                                                                              | Average | Peak | Unit |
|-----------------------|----------------------|----------------------------------------------------------------------------------------|---------|------|------|
| Pins supplied by      | IOH0                 | 1 pin                                                                                  | _       | -10  | mA   |
| EVCC                  |                      | Sum of all absolute IOH0 of pins supplied by same supply pin pair                      | _       | -60  | mA   |
| Pins supplied by      | IOH1                 | 1 pin                                                                                  | _       | -10  | mA   |
| B0VCC                 |                      | Sum of all absolute IOH1 of pins supplied by same supply pin pair                      | _       | -60  | mA   |
| Pins supplied by      | IOH2                 | 1 pin                                                                                  | _       | -10  | mA   |
| BIVCC                 |                      | Sum of all absolute IOH2 of pins supplied by same supply pin pair                      | _       | -60  | mA   |
| Pins supplied by      | IOH6                 | 1 pin                                                                                  | _       | -10  | mA   |
| B5VCC                 |                      | Sum of all absolute IOH6 of pins supplied by same supply pin pair                      | _       | -60  | mA   |
| Pins supplied by      | IOH11                | 1 pin                                                                                  | _       | -10  | mA   |
| ISMVCC<br>(PDSCn = 0) |                      | Sum of all absolute IOH11 of pins supplied by same supply pins                         | _       | -60  | mA   |
| Pins supplied by      | IOH11                | 1 pin (T <sub>j</sub> = -40°C)                                                         | -52     | -60  | mA   |
| ISMVCC<br>(PDSCn = 1) |                      | 1 pin (T <sub>j</sub> = 25°C)                                                          | -39     | -45  | mA   |
|                       |                      | 1 pin (T <sub>j</sub> = 125°C)                                                         | -32     | -40  | mA   |
|                       |                      | 1 pin (T <sub>j</sub> = 150°C)                                                         | -30     | -38  | mA   |
|                       |                      | Sum of all absolute IOH11 of pins supplied by all supply pins ( $T_j = -40^{\circ}C$ ) | -441    |      | mA   |
|                       |                      | Sum of all absolute IOH11 of pins supplied by all supply pins $(T_j = 25^{\circ}C)$    | -351    |      | mA   |
|                       |                      | Sum of all absolute IOH11 of pins supplied by all supply pins $(T_j = 125^{\circ}C)$   | -288    |      | mA   |
|                       |                      | Sum of all absolute IOH11 of pins supplied by all supply pins (T <sub>j</sub> = 150°C) | -270    |      | mA   |
| Pins supplied by      | IOH12                | 1 pin                                                                                  | _       | -10  | mA   |
| AUVCC                 |                      | Sum of all absolute IOH12 of pins supplied by same supply pin pair                     | _       | -60  | mA   |

 Table 1.8
 High Level Output Current

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.



# 1.5 General Operating Conditions

# **1.5.1** Requirements for External Power Supply Connections

The customer has to ensure a low resistive connection of all XyVSS pins on the PCB. This specification denotes ground supply pins as:

• VSS = OSCVSS = REGnVSS = EVSS = BnVSS = ISMVSS = ZPDVSS = A0VSS = 0 V

The customer has to ensure a low resistive connection of all same XyVCC pins on the PCB. This specification denotes power supply pins as:

• REGnVCC, REG0C, OSCVCC, EVCC, BnVCC, ISMVCC, A0VCC, A0VREF, ZPDVCC

# **1.5.2 Power Area Definition:**

- AWO = Powered
  - REG0VCC = Powered
  - EVCC = Powered
- ISO = powered
  - REG1VCC = Powered

#### NOTE

"Powered" means to supply a voltage according to supply voltage range specified in **Section 1.5.7**, **Supply Voltage**.



# 1.5.3 Power-Up/-Down Ramp

For a proper start-up (power-up) and switch-off (power-down) of the device it is mandatory that the customer applies an ext. system supply voltage (XyVCC), with a ramp that is equal or slower than specified below.

• XyVCC means each power domain

### Table 1.9Power-up Restrictions

| Parameter                                          | Symbol             | Condition         | MIN. | TYP. | MAX.               | Unit |
|----------------------------------------------------|--------------------|-------------------|------|------|--------------------|------|
| REG0VCC/EVCC ramp-up time                          | T <sub>pupr0</sub> | 0 V to 3.1 V      | 0.00 |      | 500                | V/ms |
| REG1VCC ramp-up time                               | _                  | 0 V to 3.1 V      | 0.00 |      | 400                | V/ms |
| POCORESET release to PWRCTL assert                 |                    |                   |      |      | 100                | μs   |
| OSCVCC ramp-up after or equal REG0VCC              | T <sub>puosc</sub> | 0 V to 3.0 V      | 0.0  |      |                    | μs   |
| A0VCC/A0VREF ramp-up before REG1VCC                | T <sub>pud1</sub>  | 0 V to 3.0 V      | 0.0  |      |                    | μs   |
| REG1VCC ramp-up after PWRCTL                       | T <sub>pud3</sub>  | 0 V to 3.0 V      | 0.0  |      |                    | μs   |
| A0VCC/BnVCC/ISMVCC/ZPDVCC ramp-up after<br>REG0VCC | T <sub>pudio</sub> | 0 V to 3.0 V      | 0.0  |      |                    | μs   |
| PWRGD ramp-up after REG1VCC                        | T <sub>pgdu</sub>  | Low to High       | 0.0  |      |                    | μs   |
| Power-up delay                                     | T <sub>pudly</sub> | POC0RES           |      |      | 0.8<br>(HS IntOSC) | ms   |
|                                                    |                    | except<br>POC0RES |      |      | 0.5<br>(HS IntOSC) | ms   |
|                                                    |                    |                   |      |      | 1.2<br>(LS IntOSC) | ms   |
| PWRGD pulse width                                  | T <sub>wpg</sub>   |                   | 10.0 |      |                    | μs   |
| PWRCTL assert from wake-up trigger receive         | T <sub>pctl</sub>  |                   | 10.0 |      | 100                | μs   |

Table 1.10Power-down Restrictions

| Parameter                                            | Symbol             | Condition    | MIN.  | TYP. | MAX. | Unit |
|------------------------------------------------------|--------------------|--------------|-------|------|------|------|
| REG0VCC/EVCC shutdown time                           | T <sub>pdpr0</sub> | 3.0 V to 0 V | 0.00  |      | 500  | V/ms |
| REG1VCC shutdown time                                | -                  | 3.0 V to 0 V | 0.00  |      | 400  | V/ms |
| OSCVCC shutdown before REG0VCC                       | T <sub>pdosc</sub> | 3.0 V to 0 V | 0.0   |      |      | μs   |
| A0VCC/A0VREF shutdown from PWRCTL                    | T <sub>pdd1</sub>  | 3.0 V to 0 V | 0.0   |      |      | μs   |
| REG1VCC shutdown after PWRCTL                        | T <sub>pdd3</sub>  | 3.0 V to 0 V | 0.0   |      |      | μs   |
| A0VCC/BnVCC/ISMVCC/ZPDVCC shutdown before<br>REG0VCC | T <sub>pddio</sub> | 3.0 V to 0 V | -10.0 |      |      | ms   |



When PWRGD become to fail (low), then internal reset asserted. But, REG1VCC need to keep >2.7v during following period.



### Figure 1.1 PWRGD/REG1VCC Failure

### Table 1.11Power Supply Failure

| Parameter                      | Symbol           | Condition              | MIN. | TYP. | MAX. | Unit |
|--------------------------------|------------------|------------------------|------|------|------|------|
| PWRGD shutdown to REG1VCC fail | PW <sub>fr</sub> | LP/RUN<br>mode         | 0    |      |      | μs   |
|                                | PW <sub>fd</sub> | Except LP/<br>RUN mode | 0    |      |      | μs   |

**Note:** PWRGD shutdown to REG1VCC fail is not relevant in case MCU successfully entered the deep-stop mode. For this case please refer to **Figure 1.4**.

 Table 1.12
 Power Supply Ripple Specs

| Parameter                   | Symbol           | Condition | MIN. | TYP. | MAX. | Unit |
|-----------------------------|------------------|-----------|------|------|------|------|
| Ripple of all supply        | R <sub>rpl</sub> |           | -10  |      | 10   | %    |
| Maximum rating of all slope | $R_{slp}$        |           |      |      | 100  | V/s  |



# 1.5.4 Power-Up/Down Sequences of External Supply Voltages



Figure 1.2 Power-up Sequence





Figure 1.3 Power-down Sequence



Figure 1.4 DeepSTOP Enter/Exit Sequence

#### NOTE

- When REG0VCC is supplied, it is possible to supply REG1VCC, regardless of the PWRCTL signal state.
- In case of successful DeepSTOP entry (when MCU has set PWRCTL = L), there is no restriction for PWRGD shutdown timing. Because of that a value for the parameter T<sub>pgdd</sub> is not specified.

Please refer to the **Section 1.13.2**, **Stand-by Current Consumption** and consider the leakage currents of active domain for this case.

# 1.5.5 Clock Source Change Behavior

D1x must keep the blank time when PLL on/off switching (more than 20  $\mu$ s).



Figure 1.5 Power-down Sequence



# 1.5.6 Core Voltage Supplies

The core voltage supply has to be provided to the AWO and to the ISO area separately.

AWO area and ISO are utilizing one on-chip regulator each. (AWO:REG0VCC, ISO:REG1VCC).





MAX.

5.5

5.5

5.5

5.5 5.5

5.5

5.5

5.5

5.5

2.7

2.7\*4

Unit

V

V

V

V

V

V

V

V

# 1.5.7 Supply Voltage

**Condition:**  $T_j = -40$  to  $+T_{Jmax}$ 

| Table 1.13 | VCC Da           | ata                  |           |           |  |
|------------|------------------|----------------------|-----------|-----------|--|
| Parameter  | P0 <sup>*1</sup> | Symbol <sup>*2</sup> | Condition | MIN. TYP. |  |
| System     | No               | REG0VCC*3            |           | 2.7       |  |
|            | Yes              | REG1VCC              |           | 2.7       |  |
|            | Yes              | OSCVCC               |           | 2.7       |  |
| Ports      | No               | EVCC*7               |           | 2.7       |  |
|            | Yes              | BnVCC                |           | 2.7       |  |
|            | Yes              | ISMVCC               |           | 2.7       |  |
| A/D        | Yes              | A0VCC*6              |           | 27        |  |

ZPD Comparator\*<sup>5</sup>

Converter\*5

Note 1. PO = Power Off possibility: Under certain conditions some power supply pins are allowed to be unprovided in low power operating modes. This column informs about the principle allowance (Yes/No). However the details of supply voltage dependencies have to be obtained.

Note 2. As long as not other noted this specification does not differ between pins with different suffix for the symbol.

Note 3. Full device operation is only available, when the supply voltage is above the POC0 threshold voltage. The device may stop operation due to a RESET condition generated by the POC0, if the supply voltage drops below the POC0 threshold voltage.

Note 4. ZPD operation only 4.5 to 5.5 V

Yes

Yes

Note 5. 2.7 to 3.0 V range only specified DC characteristics.

Note 6. D1x should be keep this relation: A0VCC ≥ ISOVDD (ISOVDD is generated by REG1VCC (Except D1M2(H)), A0VREF ≤ A0VCC

Note 7. EVCC should be kept same voltage level with REG0VCC.

A0VREF\*6

ZPDVCC\*6



# 1.5.8 Overload Condition (Injected Current)

The overload condition describes the behaviour in case of current injection to the port pins.

**Condition:**  $T_j = -40^{\circ}C$  to  $+T_{Jmax}$ , XyVCC = 3.0 to 5.5 V

#### Table 1.14 Overload Current

| Parameter                                      |                      | Symbol                                   | Condition                                                                                                | Ratings <sup>*1</sup> | Unit |
|------------------------------------------------|----------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|------|
| Overload<br>Current* <sup>2</sup>              | Pins<br>supplied by  | I <sub>INJPM</sub><br>I <sub>INJNM</sub> | 1 pin                                                                                                    | ±2                    | mA   |
| V <sub>IN</sub> > VCC<br>V <sub>IN</sub> < VSS | EVCC                 |                                          | Sum of all absolute I <sub>INJPM</sub> + I <sub>INJNM</sub><br>of pins supplied as a group* <sup>3</sup> | 50                    | mA   |
|                                                | Pins                 |                                          | 1 pin                                                                                                    | ±2                    | mA   |
|                                                | supplied by<br>B0VCC |                                          | Sum of all absolute I <sub>INJPM</sub> + I <sub>INJNM</sub> of pins supplied as a group* <sup>3</sup>    | 50                    | mA   |
|                                                | Pin supplied         |                                          | 1 pin                                                                                                    | ±2                    | mA   |
|                                                | by B1VCC             |                                          | Sum of all absolute I <sub>INJPM</sub> +I <sub>INJNM</sub> of pins supplied as a group* <sup>3</sup>     | 50                    | mA   |
|                                                | Pin supplied         |                                          | 1 pin                                                                                                    | ±2                    | mA   |
|                                                | DY B5VCC             |                                          | Sum of all absolute I <sub>INJPM</sub> + I <sub>INJNM</sub><br>of pins supplied as a group* <sup>3</sup> | 50                    | mA   |
|                                                | Pin supplied         |                                          | 1 pin                                                                                                    | ±2                    | mA   |
|                                                | by ISMVCC            |                                          | Sum of all absolute I <sub>INJPM</sub> + I <sub>INJNM</sub> of pins supplied as a group* <sup>3</sup>    | 50                    | mA   |
|                                                | Pin supplied         |                                          | 1 pin                                                                                                    | ±3                    | mA   |
|                                                | by AUVCC             |                                          | Sum of all absolute $I_{INJPM} + I_{INJNM}$ of pins supplied as a group* <sup>3</sup>                    | 10                    | mA   |

Note 1. The total current may be limited further by the total power dissipation.

Note 2. Be sure not to exceed the absolute maximum ratings (Max. value) of each supply voltage.

Note 3. The total overload current must be within the output current.



Figure 1.7 Definition of I<sub>INJPM</sub> and I<sub>INJNM</sub>

# 1.5.9 **Operating Conditions**

### 1.5.9.1 CPU Clock

Table 1.15CPU Clock Frequency

| Parameter | Symbol | Condition | MIN. | TYP. | MAX. | Unit |
|-----------|--------|-----------|------|------|------|------|
| D1S1      | *1     |           |      |      | 120  | MHz  |

Note 1. The center frequency is mentioned. SSCG margin needs to be added.

### 1.5.9.2 Module Clock

### (1) APB Modules Clock

All modules (macros) that are connected though APB peripheral bus, and D1x has 3 type APB bus clocks.

#### (a) C\_ISO\_PCLK

Basically D1x uses synchronous APB bus clock with CPU clock

#### Table 1.16 C\_ISO\_PCLK Modules Clock Frequency

| Parameter | Symbol                  | Condition | MIN. | TYP. | MAX. | Unit |
|-----------|-------------------------|-----------|------|------|------|------|
| D1S1      | f <sub>max</sub> ,APB*1 |           |      |      | 60   | MHz  |

Note 1. The center frequency is mentioned. SSCG margin needs to be added.

#### (b) CLKJIT

Communication macro uses fixed frequency CLKJIT clock. It asynchronous with CPU clock and use SSC (Spread Spectrum Clocking).

#### Table 1.17 CLKJIT Modules Clock Frequency

| Parameter | Symbol                              | Condition | MIN. | TYP. | MAX. | Unit |
|-----------|-------------------------------------|-----------|------|------|------|------|
| D1x:      | f <sub>max</sub> ,JIT* <sup>1</sup> |           |      |      | 80   | MHz  |

Note 1. The center frequency is mentioned. SSCG margin needs to be added.

#### (c) CLKFIX

Audio and timer macro uses fixed frequency CLKFIX clock. It asynchronous with CPU clock and use non-SSC (Spread Spectrum Clocking).

#### Table 1.18 CLKFIX Modules Clock Frequency

| Parameter | Symbol                | Condition | MIN. | TYP. | MAX. | Unit |
|-----------|-----------------------|-----------|------|------|------|------|
| D1x:      | f <sub>max</sub> ,FIX |           |      |      | 80   | MHz  |

### (2) XC bus Modules Clock

| Table 1.19 | XC Modules | Clock Frequency |
|------------|------------|-----------------|
|------------|------------|-----------------|

| Parameter | Symbol                                 | Condition | MIN. | TYP. | MAX. | Unit |
|-----------|----------------------------------------|-----------|------|------|------|------|
| D1S1      | f <sub>max</sub> ,XC bus* <sup>1</sup> |           |      |      | 60   | MHz  |

Note 1. The center frequency is mentioned. SSCG margin needs to be added.



# **1.5.10** Oscillator Characteristics

### 1.5.10.1 Main Oscillator

A ceramic or crystal resonator can be connected to the main clock input pins as shown in **Figure 1.8**, **Recommended Main Oscillator Circuit**.



Figure 1.8 Recommended Main Oscillator Circuit

### CAUTION

Values of C1, C2 and Rd depend on the used ceramic or crystal resonator and must be specified in cooperation with ceramic or crystal resonator manufacturer.



### (1) Main Oscillator Characteristics

| Condition: | $T_j = -40$ °C to + $T_{Jmax}$<br>OSCVCC = 3.0 to 5.5 V         |
|------------|-----------------------------------------------------------------|
|            | Typ condition indicate following condition $-T_i = 25^{\circ}C$ |

| i arameter or                    | I | Symbol                          | Condition | MIN. | TYP. | MAX. | Unit |
|----------------------------------|---|---------------------------------|-----------|------|------|------|------|
| X1, X2 Oscillator<br>Frequency   |   | fosc                            |           | 7.2  |      | 16   | MHz  |
| Oscillator stabilization time DS | S | T <sub>OST</sub> * <sup>1</sup> |           |      |      | 6.0  | ms   |

Note 1.  $\ \ T_{OST}$  depends on the external crystal. Shorter timing might be found by evaluation.

Note 2. OSCVCC set to 5.5 V for MAX. value.

Note 3. OSCVCC set to 3.6 V for MAX. value.

Note 4. OSCVCC operation at 3.3 V is prohibited at AMPSEL=11<sub>B</sub>.



### 1.5.10.2 Sub Oscillator

A crystal resonator can be connected to the sub clock input pins as shown in **Figure 1.9**, **Recommended Sub Oscillator Circuit**.



Figure 1.9 Recommended Sub Oscillator Circuit

#### CAUTION

Values of  $C_{1s}$ ,  $C_{2s}$  and  $R_{ds}$  depend on the used crystal and must be specified in cooperation with crystal manufacturer.

### (1) Sub Oscillator Characteristics

**Condition:**  $T_j = -40^{\circ}C$  to  $+T_{Jmax}$ 

|  | <b>Fable 1.21</b> | Sub | Oscillator | Characteristics |
|--|-------------------|-----|------------|-----------------|
|--|-------------------|-----|------------|-----------------|

| Parameter                         | СТ | Symbol               | Condition | MIN. | TYP.   | MAX. | Unit |
|-----------------------------------|----|----------------------|-----------|------|--------|------|------|
| XT1,XT2 Oscillator<br>Frequency   |    | f <sub>SOSC</sub>    |           | 32   | 32.768 | 35   | kHz  |
| Sub oscillator stabilization time |    | T <sub>SOST</sub> *1 |           |      |        | 2.0  | S    |
| Current                           | PC | IDDSOSC              |           |      | 2      |      | μA   |

Note 1. T<sub>SOST</sub> depends on the external crystal. Shorter timing might be found by evaluation.



### 1.5.10.3 Internal Oscillator Characteristics

**Condition:**  $T_j = -40^{\circ}C \text{ to } + T_{Jmax}$ 

 Table 1.22
 Internal Oscillator (240 kHz) Characteristics

| Parameter                         | СТ               | Symbol               | Condition       | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|------------------|----------------------|-----------------|------|------|------|------|
| Output Frequency                  |                  | f <sub>240</sub>     |                 | 220  | 240  | 260  | kHz  |
| Oscillation<br>Stabilization Time | DS <sup>*1</sup> | T <sub>240STAB</sub> |                 |      |      | 60   | μs   |
| Current                           | PC               | IDDLOSCL             | REG0VCC = 5.0 V |      | 5    |      | μA   |

Note 1. Not tested in production. Specified by design.

Table 1.23 Internal Oscillator (8 MHz) Characteristics

| Parameter                         | СТ               | Symbol             | Condition       | MIN.  | TYP. | MAX.  | Unit |
|-----------------------------------|------------------|--------------------|-----------------|-------|------|-------|------|
| Output Frequency                  |                  | f <sub>8</sub>     |                 | 7.200 | 8.00 | 8.800 | MHz  |
| Oscillation<br>Stabilization Time | DS <sup>*1</sup> | T <sub>8STAB</sub> |                 |       |      | 15    | μs   |
| Current                           | PC               | IDDLOSCH           | REG0VCC = 5.0 V |       | 30   |       | μA   |

Note 1. Not tested in production. Specified by design.



### 1.5.10.4 PLL Characteristics

Table 1.24 PLL0 Characteristics

| Parameter                     | Symbol               | Condition     | MIN.   | TYP. | MAX.  | Unit |
|-------------------------------|----------------------|---------------|--------|------|-------|------|
| PLL input frequency           | f <sub>PLLkIN</sub>  |               | 7.2    |      | 16    | MHz  |
| PLL output frequency          | f <sub>PLLkCLK</sub> |               |        |      | 508   | MHz  |
| PLL output period jitter      |                      | w/o SSCG      | -100.0 |      | 100.0 | ps   |
| PLL output phase jitter       |                      | w/o SSCG      | -1.5   |      | 1.5   | ns   |
| PLL lock up time              |                      | w/ SSCG       |        |      | 800.0 | μs   |
| PLL modulation frequency      |                      | w/ SSCG       | 20.0   |      | 100.0 | kHz  |
| PLL frequency dithering range |                      | Center spread | ±0.82  | ±2   | ±5.9  | %    |
|                               |                      | Down spread   | 0.82   | 5.0  | 11.80 | %    |

### Table 1.25 PLL1 Characteristics

| Parameter                | Symbol               | Condition    | MIN.   | TYP. | MAX.  | Unit |
|--------------------------|----------------------|--------------|--------|------|-------|------|
| PLL input frequency      | f <sub>PLLkIN</sub>  |              | 7.2    |      | 16    | MHz  |
| PLL output frequency     | f <sub>PLLkCLK</sub> |              |        |      | 480.0 | MHz  |
| PLL output period jitter |                      |              | -100.0 |      | 100.0 | ps   |
| Long term jitter         |                      | Term = 1 µs  | -500   |      | 500   | ps   |
|                          |                      | Term = 20 μs | -2.0   |      | 2.0   | ns   |
| PLL lock up time         |                      |              |        |      | 100.0 | μs   |

### Table 1.26 PLL0 SSCG Dithering Range for Each Settings

| Parameter                                                                   | Symbol           | Condition                                           | MIN.              | TYP.    | MAX. | Unit  |   |
|-----------------------------------------------------------------------------|------------------|-----------------------------------------------------|-------------------|---------|------|-------|---|
| Frequency<br>dithering<br>range                                             | f <sub>dit</sub> | Dithered<br>frequency mode<br>(down spread<br>only) | SELMPERCENT = 000 | 0.82    | 1.0  | 1.18  | % |
|                                                                             |                  |                                                     | SELMPERCENT = 001 | 1.64    | 2.0  | 2.36  |   |
|                                                                             |                  |                                                     | SELMPERCENT = 010 | 2.46    | 3.0  | 3.54  |   |
| Parameter     Sy       Frequency<br>dithering<br>range     f <sub>dit</sub> |                  |                                                     | SELMPERCENT = 011 | 3.28    | 4.0  | 4.72  |   |
|                                                                             |                  |                                                     | SELMPERCENT = 100 | 4.10    | 5.0  | 5.90  |   |
|                                                                             |                  |                                                     | SELMPERCENT = 101 | 4.92    | 6.0  | 7.08  |   |
|                                                                             |                  |                                                     | SELMPERCENT = 110 | 6.56    | 8.0  | 9.44  |   |
|                                                                             |                  |                                                     | SELMPERCENT = 111 | 8.20    | 10.0 | 11.80 |   |
|                                                                             |                  | Dithered<br>frequency mode<br>(center spread)       | SELMPERCENT = 000 | Invalid |      |       |   |
|                                                                             |                  |                                                     | SELMPERCENT = 001 | ±0.82   | ±1.0 | ±1.18 | 1 |
|                                                                             |                  |                                                     | SELMPERCENT = 010 | Invalid |      |       |   |
|                                                                             |                  |                                                     | SELMPERCENT = 011 | ±1.64   | ±2.0 | ±2.36 |   |
|                                                                             |                  |                                                     | SELMPERCENT = 100 | Invalid |      |       |   |
|                                                                             |                  |                                                     | SELMPERCENT = 101 | ±2.46   | ±3.0 | ±3.54 | - |
|                                                                             |                  |                                                     | SELMPERCENT = 110 | ±.3.28  | ±4.0 | ±4.72 |   |
|                                                                             |                  |                                                     | SELMPERCENT = 111 | ±4.10   | ±5.0 | ±5.90 |   |

# 1.5.11 Voltage Regulator Conditions

Condition:  $T_j = -40^{\circ}C \text{ to } +T_{Jmax}$ REGnVCC = 2.7 to 5.5 V

| Parameter                         | Symbol             | Condition    | MIN. | TYP. | MAX.             | Unit |
|-----------------------------------|--------------------|--------------|------|------|------------------|------|
| Output voltage stabilization time | t <sub>REG</sub>   |              |      |      | 1                | ms   |
| Output voltage level              | TV <sub>tole</sub> |              | 1.2  | 1.25 | 1.3              | V    |
| Capacitance to REGnC (n=0,1)      | C <sub>REG</sub>   |              |      | 0.1  |                  | μF   |
| PSRR                              | C <sub>PSRR</sub>  |              |      |      | -10              | db   |
| Output tolerance of REG1VCC       |                    |              | -4   |      | 4                | %    |
| Equivalent series resistance for  | RVRAWO             | for AWO area |      |      | 50* <sup>1</sup> | mΩ   |
| load capacitance                  | RVRISO             | for ISO area |      |      | 50* <sup>1</sup> | mΩ   |

Note 1. All values are defined by device characterization, not tested in production.



# **1.6 General IO Characteristic**

## 1.6.1 Output Port Characteristics

### 1.6.1.1 GP Port Buffer

### (1) Frequency Control of GP Port Buffers

The maximum frequency of the GP port buffer can be controlled via register setting in the port control in two steps; fast mode and slow mode.

Effectively the frequency control option limits the slew rate, what results in a (limited) max. frequency of the buffer.

**Condition:** Buffer power supply: XyVCC = 2.7 to 5.5V

| Parameter* <sup>1</sup>                                                        | СТ                          | Symbol                                 | Condition                                                                                                                    | MIN.          | TYP.                     | MAX.           | Unit          |
|--------------------------------------------------------------------------------|-----------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------|----------------|---------------|
| Output voltage high level                                                      |                             | CMOS<br>V <sub>OHa1</sub>              | slow mode: $I_{oh} ≤ -1mA$ , 16pin<br>simultaneous operation<br>slow mode: $I_{oh} ≤ -2mA$ , 2pin<br>simultaneous operation  | XyVCC<br>–0.5 |                          | XyVCC          | V             |
|                                                                                |                             | CMOS<br>V <sub>OHa2</sub>              | fast mode: I <sub>oh</sub> ≤ –5mA, 5pin<br>simultaneous operation                                                            | XyVCC<br>0.5  |                          | XyVCC          |               |
| Output voltage low level                                                       |                             | CMOS<br>V <sub>OLa1</sub>              | slow mode: $I_{oh} ≤ -1mA$ , 16pin<br>simultaneous operation<br>slow mode : $I_{oh} ≤ -2mA$ , 2pin<br>simultaneous operation | XyVSS         |                          | XyVSS<br>+0.4  | V             |
|                                                                                |                             | CMOS<br>V <sub>OLa2</sub>              | fast mode: I <sub>ol</sub> <= 5mA, 5pin<br>simultaneous operation                                                            | XyVSS         |                          | XyVSS<br>+0.4  |               |
| cross current in port buffer<br>during output level<br>switching <sup>*2</sup> |                             | I <sub>Cross</sub>                     |                                                                                                                              |               |                          | 0              | mA            |
| current limit during output<br>level switching                                 | DS                          | IODL                                   | frequency control: slow mode<br>XyVCC = 3.0 to 5.5 V                                                                         |               |                          | 2              | mA            |
|                                                                                |                             |                                        | frequency control: fast mode<br>XyVCC = 3.0 to 5.5 V                                                                         |               |                          | 5              | mA            |
| Output frequency <sup>*3</sup>                                                 | DS <sup>*4</sup>            | f <sub>max</sub>                       | frequency control: fast mode C <sub>L</sub> = 50 pF; XyVCC = 3.0 to 5.5 V                                                    | 20            |                          |                | MHz           |
|                                                                                |                             |                                        | frequency control: fast mode $C_L$ = 30 pF; XyVCC = 3.0 to 5.5 V                                                             | 50            |                          |                | MHz           |
|                                                                                |                             |                                        | frequency control: slow mode $C_L$ = 50 pF; XyVCC = 3.0 to 5.5 V                                                             | 8             |                          |                | MHz           |
|                                                                                |                             |                                        | frequency control: slow mode $C_L =$ 30 pF; XyVCC = 3.0 to 5.5 V                                                             | 10            |                          |                | MHz           |
|                                                                                |                             |                                        | frequency control: fast mode $C_L$ = 300 pF; XyVCC = 3.0 to 5.5 V                                                            | 100           |                          |                | kHz           |
| Note 1.<br>Note 2.                                                             | The ch<br>specifi<br>The cr | naracteristics<br>ed.<br>oss current c | of the alternative-function pins are the<br>aused by the frequency control (slew r                                           | same as the   | ose of the<br>n) must no | port pins unle | ess otherwise |

Table 1.28 GP Output Buffer Characteristic

Note 2. The cross current caused by the frequency control (slew rate limitation) must not cause a cross current during buffer level switching.

Note 3. Measurement according to Section 1.3.1, AC Characteristic Measurement Condition

Note 4. Not tested in production. Specified by design.
# 1.6.1.2 AN Port Buffer

Condition: Buffer power supply (XyVCC): A0VCC = 2.7 to 5.5 V

| Parameter* <sup>1</sup>                | СТ | Symbol               | Condition                                                                | MIN.       | TYP. | MAX.       | Unit |
|----------------------------------------|----|----------------------|--------------------------------------------------------------------------|------------|------|------------|------|
| Output voltage high                    |    | V <sub>OHg2</sub>    | I <sub>OHg2</sub> ≤−1 mA <sup>*2</sup> , 16pin<br>simultaneous operation | XyVCC -0.5 |      | XyVCC      | V    |
| Output voltage low                     |    | V <sub>OLg2</sub>    | I <sub>OLg2</sub> ≤ 1mA <sup>*2</sup> , 16pin<br>simultaneous operation  |            |      | XyVSS +0.4 | V    |
| Output propagation delay               |    | t <sub>pdo</sub>     | C <sub>load</sub> = 50 pF                                                |            |      | 22         | ns   |
| time                                   |    |                      | C <sub>load</sub> = 30 pF                                                |            |      | 13         | ns   |
| Output rise/fall time                  |    | t <sub>rfo</sub>     | C <sub>load</sub> = 50 pF                                                |            |      | 33         | ns   |
|                                        |    |                      | C <sub>load</sub> = 30 pF                                                |            |      | 22         | ns   |
| Maximum output frequency <sup>*3</sup> | DS | DS f <sub>maxo</sub> | C <sub>load</sub> = 50 pF                                                | 8          |      |            | MHz  |
|                                        |    |                      | C <sub>load</sub> = 30 pF                                                | 10         |      |            | MHz  |

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified

Note 2. A port output current might affect the A/D Converter accuracy on neighbor pins. For details see **Section 1.8.1, Analog/Digital Converter (ADCE)**.

Note 3. Measurement according to Section 1.3.1, AC Characteristic Measurement Condition.

# 1.6.1.3 HD Port Buffer

The stepper motor driver (SMD) is a bi-directional I/O buffer with the same buffer like the GP buffers but with a high current output buffer and an additional zero point detection path.

A output frequency up to 32 kHz is possible if the SMDIO is used with the GP Output path (Selection0).

Stepper Motor Driver mode (Selection1) the buffer have to provide the full drivability of the specified current output in the ISMVCC = 4.75 V to 5.25 V supply range. Outside this supply range no current is specified for this mode. Refer to **Figure 1.10, Output Current Diagram of SMDIO Buffer (valid only at Ta = -40°C)."** 

#### NOTE

Selection 0/1 is the Stepper Motor Driver output buffers selection and corresponds to the register PDSC[17:16].PDSCn\_m = 0/1 setting.







The output voltage and current of the SMDIO buffer are shown in the below **Figure 1.11, Output Voltage and Current of the SMD Function**. The cross current through the buffer is visible. It is caused by the two output transistors that are kept open simultaneously for a specific time while the output level is switched. Opening both transistors is necessary in order to control the slew rate. It is also necessary since the inductance of the stepper motor induces a reverse current that would be discharged through the protection diodes, if the transistor is not open.



Figure 1.11 Output Voltage and Current of the SMD Function

#### CAUTION

- Buffer power supply (XyVCC):
  - Selection0: ISMVCCn = 2.7 to 5.5 V
  - Selection1: ISMVCCn = 4.75 to 5.25 V

#### NOTE

Selection 0/1 is the Stepper Motor Driver output buffers selection and corresponds to register setting in port control macro.



| Parameter* <sup>1</sup>                     | СТ                                 | Symbol                                                                  | Condition                                                                        |                                                                              | MIN.                                             | TYP.                                   | MAX.                                       | Unit                                  |
|---------------------------------------------|------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------|--------------------------------------------|---------------------------------------|
| Output voltage high                         |                                    | V <sub>OHd2</sub>                                                       | (Selection0)                                                                     | $I_{OHd2} \le -2 \text{ mA}$                                                 | XyVCC<br>–0.5                                    |                                        | XyVCC                                      | V                                     |
|                                             |                                    | V <sub>OHd3</sub>                                                       | (Selection1)<br>XyVCC =                                                          | I <sub>OHd3</sub> = –52 mA<br>T <sub>J</sub> = –40°C                         | XyVCC<br>0.48                                    |                                        | XyVCC                                      | V                                     |
|                                             |                                    |                                                                         | 4.75 to 5.25 V                                                                   | I <sub>OHd3</sub> = –45 mA<br>T <sub>J</sub> = –40°C                         | XyVCC<br>-0.5                                    | _                                      |                                            |                                       |
|                                             |                                    | V <sub>OHd4</sub>                                                       |                                                                                  | I <sub>OHd4</sub> = –39 mA<br>T <sub>J</sub> = 25°C                          | _                                                |                                        |                                            |                                       |
|                                             |                                    | V <sub>OHd5</sub>                                                       |                                                                                  | I <sub>OHd5</sub> =-32 mA<br>T <sub>J</sub> = 125°C                          | _                                                |                                        |                                            |                                       |
|                                             |                                    | V <sub>OHd6</sub>                                                       |                                                                                  | I <sub>OHd6</sub> = –30 mA<br>T <sub>J</sub> = 150°C                         | _                                                |                                        |                                            |                                       |
| Output voltage low                          |                                    | V <sub>OLd2</sub>                                                       | (Selection0)                                                                     | I <sub>OLd2</sub> ≤ 2 mA                                                     | XyVSS                                            |                                        | XyVSS<br>+0.5                              | V                                     |
|                                             |                                    | V <sub>OLd3</sub>                                                       | (Selection1)<br>XyVCC =                                                          | I <sub>Old3</sub> = 52 mA<br>T <sub>J</sub> = -40°C                          | XyVSS                                            |                                        | XyVSS<br>+0.52                             | V                                     |
|                                             |                                    |                                                                         | 4.75 to 5.25 V                                                                   | I <sub>Old3</sub> = 45 mA<br>T <sub>J</sub> = -40°C                          | _                                                |                                        | XyVSS<br>+0.5                              | _                                     |
|                                             |                                    | V <sub>OLd4</sub>                                                       |                                                                                  | I <sub>Old4</sub> = 39 mA<br>T <sub>J</sub> = 25°C                           | _                                                |                                        |                                            |                                       |
|                                             |                                    | V <sub>OLd5</sub>                                                       |                                                                                  | I <sub>Old5</sub> = 32 mA<br>T <sub>J</sub> = 125°C                          | _                                                |                                        |                                            |                                       |
|                                             |                                    | V <sub>OLd6</sub>                                                       |                                                                                  | I <sub>Old6</sub> = 30 mA<br>T <sub>J</sub> = 150°C                          | _                                                |                                        |                                            |                                       |
| Output voltage deviation <sup>*2</sup>      | DS <sup>*3</sup>                   | VDEV <sup>*4</sup>                                                      | (Selection1)                                                                     |                                                                              |                                                  |                                        | 50                                         | mV                                    |
| Output slew rate <sup>*6</sup>              | DS <sup>*3</sup>                   | t <sub>RFd</sub>                                                        |                                                                                  | 10% - 90%                                                                    | 12                                               |                                        | 70                                         | ns                                    |
| Peak cross current*7                        | DS <sup>*3</sup>                   | I <sub>CROSS</sub> *4                                                   |                                                                                  |                                                                              |                                                  |                                        | 50                                         | mA                                    |
| Output pulse width <sup>*8</sup>            | DS <sup>*3</sup>                   | t <sub>MO</sub> d                                                       |                                                                                  |                                                                              | 125                                              |                                        |                                            | ns                                    |
| Output pulse length deviation <sup>*8</sup> | DS <sup>*3</sup>                   | t <sub>SMDEV</sub> *4                                                   |                                                                                  |                                                                              | -10                                              | 5                                      | 45                                         | ns                                    |
| Output resistance                           |                                    | R <sub>OSM</sub>                                                        | (Selection1)                                                                     | $T_J = -40^{\circ}C$                                                         | 5                                                |                                        | 11.6                                       | Ω                                     |
|                                             |                                    |                                                                         | XyVCC =                                                                          | T <sub>J</sub> = 25°C                                                        |                                                  |                                        | 15.4                                       | Ω                                     |
|                                             |                                    |                                                                         | 4.75 10 5.25 V                                                                   | T <sub>J</sub> = 125°C                                                       |                                                  |                                        | 18.8                                       | Ω                                     |
|                                             |                                    |                                                                         |                                                                                  | T <sub>J</sub> = 150°C                                                       |                                                  |                                        | 21                                         | Ω                                     |
| Output frequency                            | DS <sup>*3</sup>                   | f <sub>OSMDIO</sub>                                                     | (Selection0)                                                                     | I <sub>O</sub> = 3mA<br>C <sub>load</sub> = 50 pF                            |                                                  | 32                                     |                                            | kHz                                   |
|                                             | DS <sup>*3</sup>                   | f <sub>OSMDIO</sub>                                                     | (Selection1)                                                                     | C <sub>load</sub> = 50 pF                                                    |                                                  | 128                                    |                                            | kHz                                   |
| Note 1.                                     | The cł<br>specifi                  | naracteristics o                                                        | f the alternative-func                                                           | tion pins are the same                                                       | e as those of                                    | the port                               | pins unless                                | s otherwise                           |
| Note 2.                                     | Outpu<br>max (<br>of two<br>but sp | t voltage devia<br>  VOHx – VOH<br>pins of a four p<br>ecified by desig | tion defines the differ<br>y   ,   VOLx – VOLy  <br>in group that is used<br>gn. | rence of the outputs le<br>) @ IOHx = IOHy, IO<br>for one stepper motor      | evels of the s<br>Lx = IOLy. x<br>r. The output  | same ste<br>and y de<br>voltage        | pper motor<br>enote any co<br>deviation is | . VDEV =<br>ombination<br>not tested, |
| Note 3.                                     | Not te                             | sted in product                                                         | ion. Specified by des                                                            | sign.                                                                        |                                                  |                                        |                                            |                                       |
| Note 4.                                     | The sl<br>induct                   | ew rate control<br>ive load. The o                                      | generates a cross c<br>utput voltage deviation                                   | urrent in the output st<br>on is not tested, but s                           | age to contro<br>pecified by d                   | ol the en<br>lesign.                   | ergy of the                                | external                              |
| Note 5.                                     | The sl<br>induct<br>output         | ew rate control<br>ive load. The c<br>current. The c                    | generates a cross c<br>ross current flows on<br>ross current is not te           | urrent in the output st<br>ly during the output tr<br>sted, but derived from | age to contro<br>ransition time<br>n simulation. | ol the en<br>e t <sub>RF</sub> . It fl | ergy of the<br>ows in addi                 | external<br>ition to the              |
| Note 6.                                     | The ou<br>systen                   | utput buffer car<br>n. This value is                                    | not generate high or<br>not tested, but deriv                                    | low pulses shorter that<br>red from simulation.                              | an this time,                                    | because                                | of its slew i                              | rate control                          |
| Note 7.                                     | The sl                             | ew rate control                                                         | function causes a de                                                             | viation of output pulse                                                      | e time compa                                     | red to th                              | e ideal sele                               | cted output                           |

| Table 1.30 HD Output Buffer Characteristic | С |
|--------------------------------------------|---|
|--------------------------------------------|---|

RENESAS

pulse setting. This value is not tested, but derived from simulation.

Note 8. Measurement according to Section 1.3.1, AC Characteristic Measurement Condition.



# 1.6.2 Port Input Characteristics

Table 1.31

## 1.6.2.1 CMOS1

Condition: Buffer power supply: XyVCC

CMOS1 Input Characteristic

| Parameter* <sup>1</sup>      | СТ | Symbol              | Condition* <sup>2</sup>                     | MIN.            | TYP. | MAX.            | Unit |
|------------------------------|----|---------------------|---------------------------------------------|-----------------|------|-----------------|------|
| Input voltage high           |    | V <sub>IHa1</sub>   | CMOS<br>XyVCC = 2.7 to 5.5 V                | 0.65 ×<br>XyVCC |      | XyVCC<br>+0.3   | V    |
| Input voltage low            |    | V <sub>ILa1</sub>   | CMOS<br>XyVCC = 2.7 to 5.5 V                | -0.3            |      | 0.35 ×<br>XyVCC | V    |
| Input propagation delay time | DS | t <sub>pdi,c1</sub> | XyVCC = 2.7 to 5.5 V<br>$C_{load}$ = 0.4 pF |                 |      | 3.0             | ns   |

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.

# 1.6.2.2 Schmitt1

Condition: Buffer power supply: XyVCC

For different input timing of Schmitt trigger buffer see Section 1.3.1, AC Characteristic Measurement Condition.

| Parameter*1                  | СТ     | Symbol              | Condition* <sup>2</sup>                     |                     | MIN.               | TYP.     | MAX.           | Unit     |
|------------------------------|--------|---------------------|---------------------------------------------|---------------------|--------------------|----------|----------------|----------|
| Input voltage high           |        | V <sub>IHa2</sub>   | Schmitt1                                    | for FLMD0           | 0.68 × XyVCC       | XyVCC    |                |          |
|                              |        |                     | XYVCC = 2.7 to 5.5 V                        | except FLMD0        | 0.7 × XyVCC        | _        | +0.3           |          |
| Input voltage low            |        | V <sub>ILa2</sub>   | Schmitt1<br>XyVCC = 2.7 to 5.5 V            |                     | -0.3               |          | 0.3 ×<br>XyVCC |          |
| Input hysteresis             |        | V <sub>Ha1</sub>    | Schmitt1                                    |                     | 0.3                |          |                | V        |
| Input propagation delay time | DS     | t <sub>pdi,s1</sub> | XyVCC = 2.7 to 5.5 V<br>$C_{load}$ = 0.4 pF |                     |                    |          | 5.0            | ns       |
| Note 1.                      | The ch | naracteristics      | of the alternative-function                 | on pins are the sar | ne as those of the | port pin | s unless o     | therwise |

 Table 1.32
 Schmitt1 Input Characteristic

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.



#### 1.6.2.3 Schmitt2

For different input timing of Schmitt trigger buffer see Section 1.3.1, AC Characteristic Measurement Condition.

| Parameter*1                  | СТ | Symbol              | Condition* <sup>2</sup>                                                                                                | MIN.            | TYP. | MAX.            | Unit |
|------------------------------|----|---------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------|------|
| Input voltage high           |    | V <sub>IHa</sub>    | Schmitt2<br>XyVCC = 2.7 to 5.5 V                                                                                       | 0.75 ×<br>XyVCC |      | XyVCC<br>+0.3   | V    |
| Input voltage low            |    | V <sub>ILa</sub>    | Schmitt2<br>XyVCC = 2.7 to 5.5 V                                                                                       | -0.3            |      | 0.25 ×<br>XyVCC | V    |
| Input hysteresis             |    | V <sub>Ha2</sub>    | Schmitt2                                                                                                               | 0.2 × VCC       |      |                 | V    |
| Input propagation delay time | DS | t <sub>pdi,s2</sub> | $\begin{array}{l} \text{XyVCC} = 2.7 \text{ to } 5.5 \text{ V} \\ \text{C}_{\text{load}} = 0.4 \text{ pF} \end{array}$ |                 |      | 5.0             | ns   |

 Table 1.33
 Schmitt2 Input Characteristic

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.

#### NOTE

The Schmitt2 input characteristic is to be used for the RESET input of the device.

#### 1.6.2.4 Schmitt4

Condition: Buffer power supply: XyVCC

For different input timing of Schmitt trigger buffer see Section 1.3.1, AC Characteristic Measurement Condition.

| Parameter* <sup>1</sup>      | СТ | Symbol              | Condition* <sup>2</sup>                           | MIN.            | TYP. | MAX.            | Unit |
|------------------------------|----|---------------------|---------------------------------------------------|-----------------|------|-----------------|------|
| Input voltage high           |    | V <sub>IHa4</sub>   | Schmitt4<br>XyVCC = 2.7 to 5.5 V                  | 0.80 ×<br>XyVCC |      | XyVCC<br>+0.3   | V    |
| Input voltage low            |    | V <sub>ILa4</sub>   | Schmitt4<br>XyVCC = 2.7 to 5.5 V                  | -0.3            |      | 0.50 ×<br>XyVCC | V    |
| Input hysteresis             |    | V <sub>Ha4</sub>    | Schmitt4                                          | 0.1             |      |                 | V    |
| Input propagation delay time | DS | t <sub>pdi,s4</sub> | XyVCC = 2.7 to 5.5 V<br>C <sub>load</sub> =0.4 pF |                 |      | 5.0             | ns   |

Table 1.34 Schmitt4 Input Characteristic

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.



# 1.6.2.5 (LV)TTL

Condition: Buffer power supply: XyVCC

| Parameter*1                  | СТ | Symbol                         | Condition* <sup>2</sup>       | MIN. | TYP. | MAX.          | Unit |
|------------------------------|----|--------------------------------|-------------------------------|------|------|---------------|------|
| Input voltage high           |    | V <sub>IHLTa1</sub>            | LVTTL<br>XyVCC = 3.0 to 3.6 V | 2.0  |      | XyVCC<br>+0.3 | V    |
| Input voltage high           |    | V <sub>IHTa1</sub>             | TTL<br>XyVCC = 3.6 to 5.5 V   | 2.2  |      | XyVCC<br>+0.3 | V    |
| Input voltage low            |    | V <sub>ILLTa1</sub>            | LVTTL<br>XyVCC = 3.0 to 3.6 V | -0.3 |      | 0.8           | V    |
| Input voltage low            |    | V <sub>ILTa1</sub>             | TTL<br>XyVCC = 3.6 to 5.5 V   | -0.3 |      | 0.8           | V    |
| Input propagation delay time | DS | t <sub>pdi<sup>,</sup>c1</sub> | XyVCC = 3.0 to 5.5 V          |      |      | 4.0           | ns   |

## Table 1.35 (LV)TTL Input Characteristic

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

Note 2. The alias XyVCC in the condition is used instead of the operating voltage range for the related port group. By no means it extends the operating range of the related supply voltage. The exceeding condition will be meaningless.

# 1.6.2.6 Pull-Up and Pull-Down Resistors

| Fable 1.36 Pull-up a | and Pull-down Resistor | Characteristic |
|----------------------|------------------------|----------------|
|----------------------|------------------------|----------------|

| Parameter* <sup>1</sup> | СТ | Symbol          | Condition  | MIN. | TYP. | MAX. | Unit |
|-------------------------|----|-----------------|------------|------|------|------|------|
| Pull-Up resistor        |    | R <sub>PU</sub> |            | 20   | 40   | 120  | kΩ   |
| Pull-Down resistor      |    | R <sub>PD</sub> |            | 20   | 40   | 120  | kΩ   |
| Pull-Up resistor        |    | R <sub>PU</sub> | only FLMD0 | 4    |      | 44   | kΩ   |
| Pull-Down resistor      |    | R <sub>PD</sub> | only FLMD0 | 4    |      | 50   | kΩ   |

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.



# 1.6.3 IO Input Leakage Current

# 

#### - T<sub>i</sub> = 25°C

#### - Device: maximum condition

## Table 1.37 Input leakage Current for Each Power Domain

| Parameter* <sup>1</sup>               | Domain                  | Symbol               | Condition                                     | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|-------------------------|----------------------|-----------------------------------------------|------|------|------|------|
| input leakage current<br>(high level) | EVCC<br>B0VCC           | l <sub>inLeakH</sub> | 1 pin supplied by XyVCC<br>XyVSS ≤ Vi ≤ XyVCC | -0.5 | -0.1 |      | μA   |
| input leakage current<br>(low level)  | B1VCC<br>B5VCC<br>A0VCC | I <sub>inLeakL</sub> | 1 pin supplied by XyVCC<br>XyVSS ≤ Vi ≤ XyVCC |      | 0.1  | +0.5 | μA   |
| input leakage current<br>(high level) | ISMVCC                  | l <sub>inLeakH</sub> | 1 pin supplied by XyVCC<br>XyVSS ≤ Vi ≤ XyVCC | -0.6 | -0.1 |      | μA   |
| input leakage current<br>(low level)  | _                       | I <sub>inLeakL</sub> | 1 pin supplied by XyVCC<br>XyVSS ≤ Vi ≤ XyVCC |      | 0.1  | +0.5 | μA   |

Note 1. The characteristics of the alternative-function pins are the same as those of the port pins unless otherwise specified.

# 1.6.4 I/O Capacitance

| Parameter | Symbol | Condition | MIN. | TYP. | MAX. | Unit |
|-----------|--------|-----------|------|------|------|------|
| All       | CIO    | f = 1 MHz |      |      | 8.0  | pF   |

#### Table 1.39 Input Buffer Capacitance

| Parameter                | Symbol | Condition | MIN. | TYP. | MAX. | Unit |
|--------------------------|--------|-----------|------|------|------|------|
| Input buffer capacitance | CI     | f = 1 MHz |      |      | 8.0  | pF   |



# 1.7 General Module Operating Conditions

# 1.7.1 **RESET**

Condition: AWO = powered

EVCC = 2.7 to 5.5 V, CL = Max.100 pF Measurement according to Section 1.3.1, AC Characteristic Measurement Condition

Table 1.40 Reset AC Characteristic

| Parameter               | СТ | Symbol                                  | Condition | MIN. | TYP. | MAX. | Unit |
|-------------------------|----|-----------------------------------------|-----------|------|------|------|------|
| RESET low-level width*1 |    | t <sub>WRSL</sub><br>(in RUN/HALT mode) |           | 10   |      |      | μs   |
|                         |    | t <sub>WRSL</sub><br>(in deepstop mode) |           | 25   |      |      | μs   |
| RESET pulse rejection*2 | DS | t <sub>WRRJ</sub>                       |           | 100  |      |      | ns   |

Note 1. This signal low time is needed to ensure that the internal RESET is activated.

Note 2. The RESET input incorporates an analog filter. Pulses shorter than this minimum will be ignored. Not tested in production.

#### NOTE

Reset pulses shorter than the given value may not be recognized by the device, they do not cause undefined states of the device.



Figure 1.12 RESET Timing



# 1.7.2 Interrupt Timing

Condition: AWO = powered, ISO = powered

EVCC = 2.7 to 5.5V, BnVCC = 2.7 to 5.5V Measurement according to Section 1.3.1, AC Characteristic Measurement Condition. The input timings are valid if the digital filter is bypassed.

| Table 1.41 | Interrupt | AC | Characteristics |  |
|------------|-----------|----|-----------------|--|
|------------|-----------|----|-----------------|--|

| Parameter                                                      | СТ               | Symbol                          | Condition | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------------|------------------|---------------------------------|-----------|------|------|------|------|
| NMI high-level width <sup>*1</sup>                             |                  | t <sub>NIH</sub>                |           | 10   |      |      | μs   |
| NMI low-level width <sup>*1</sup>                              |                  | t <sub>NIL</sub>                |           | 10   |      |      | μs   |
| NMI pulse rejection <sup>*2</sup>                              | DS <sup>*3</sup> | t <sub>NIRJ</sub>               |           | 50   |      |      | ns   |
| I <sub>NTPn</sub> <sup>*4</sup> high-level width <sup>*1</sup> |                  | t <sub>ITH</sub> * <sup>5</sup> |           | 24   |      |      | μs   |
| I <sub>NTPn</sub> <sup>*4</sup> low-level width <sup>*1</sup>  |                  | t <sub>ITL</sub> * <sup>5</sup> |           | 24   |      |      | μs   |
| I <sub>NTPn</sub> <sup>*4</sup> pulse rejection <sup>*2</sup>  | DS <sup>*3</sup> | t <sub>ITRJ</sub>               |           | 50   |      |      | ns   |

Note 1. Pulses longer than this value will pass the input filter.

Note 2. Pulses shorter than this value do not pass the input filters.

Note 3. Characteristic is not tested in production.

Note 4. n = 10...0.

Note 5. 24  $\mu$ s is for when high speed internal oscillator is configured to stop in DEEPSTOP (ROSCSTPM.ROSCSTPMSK = 0<sub>B</sub>). Other case is 10  $\mu$ s.



Figure 1.13 Interrupt Timing

#### NOTE

Interrupt timing is generated by analog delay elements. Delay characteristics have a wide range in production.



# 1.7.3 System Pins Timing

The below specification is valid for all system pins:

• FLMD0, FLMD1, MODE0, MODE1, PWRGD, JP0\_4.

Instead of using the names of the system pins the term SYSPIN is used.

These system pins SYSPIN incorporate an analog noise filter within the input signal path:

**Condition:** AWO = powered,

EVCC = 2.7 to 5.5 V

Measurement according to Section 1.3.1, AC Characteristic Measurement Condition. The input timings are valid if the digital filter is bypassed.

| Table 1.42 | System | Pins AC | Charac | teristics |
|------------|--------|---------|--------|-----------|
|------------|--------|---------|--------|-----------|

| Parameter                                | СТ               | Symbol             | Condition | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|------------------|--------------------|-----------|------|------|------|------|
| SYSPIN high-level<br>width* <sup>1</sup> | _                | t <sub>SPH</sub>   |           | 10   |      |      | μs   |
|                                          |                  | t <sub>SPHGD</sub> | PWRGD     | 10   |      |      | μs   |
| SYSPIN low-level width*1                 | _                | t <sub>SPL</sub>   |           | 10   |      |      | ns   |
|                                          |                  | t <sub>SPLGD</sub> | PWRGD     | 10   |      |      | μs   |
| SYSPIN pulse<br>rejection <sup>*2</sup>  | DS* <sup>3</sup> | t <sub>SPRJ</sub>  |           | 50   |      |      | ns   |

Note 1. Pulses longer than this value will pass the input filter.

Note 2. Pulses shorter than this value do not pass the input filters.

Note 3. Characteristic is not tested in production.



Figure 1.14 System Pins Timing

#### NOTE

System Pins timing is generated by analog delay elements. Delay characteristics have a wide range in production. System pins need hold time of 1  $\mu$ s from FLMD0 determined.



# 1.7.4 Clock-Output Function

Condition: AWO = powered

```
EVCC = 2.7 to 5.5 V
```

Measurement according to Section 1.3.1, AC Characteristic Measurement Condition. The input timings are valid if the digital filter is bypassed.

| Table 1.43 Clock Output Mode via GPIO B |
|-----------------------------------------|
|-----------------------------------------|

| Parameter                                 | СТ | Symbol                             | Pin mode            | Condition                                           | MIN.                                         | TYP. | MAX. | Unit |
|-------------------------------------------|----|------------------------------------|---------------------|-----------------------------------------------------|----------------------------------------------|------|------|------|
| Clock output<br>period time<br>(CSCXFOUT) |    | t <sub>clkout</sub>                |                     |                                                     | 50                                           |      |      | ns   |
| CSCXFOUT<br>high/low-level                |    | t <sub>FPH</sub> /t <sub>FPL</sub> | CSCXFOUTP<br>(FOUT) | N = 1 or even value,<br>drive strength = fast       | t <sub>clkout</sub> × 0.4                    |      |      | ns   |
| width                                     |    |                                    |                     | N = odd value (N $\ge$ 3),<br>drive strength = fast | t <sub>clkout</sub> ×<br>((N – 1) / 2N) – 10 |      |      | ns   |
|                                           |    |                                    |                     | N = 1 or even value,<br>drive strength = slow       | t <sub>clkout</sub> ×<br>0.5 – 25            |      |      | ns   |
|                                           |    |                                    |                     | N = odd value (N $\ge$ 3),<br>drive strength = slow | t <sub>clkout</sub> ×<br>((N – 1) / 2N) – 25 |      |      | ns   |



Figure 1.15 Clock Output Function Timing (CSCXFOUT)

# 1.7.5 ECM ERROUT

 Table 1.44
 ECM ERROUT AC Characteristic

| Parameter            | СТ | Symbol                | Condition | MIN.                                     | TYP. | MAX. | Unit |
|----------------------|----|-----------------------|-----------|------------------------------------------|------|------|------|
| High/low pulse width |    | t <sub>ECMHNB</sub> / |           | 2 × t <sub>SYNC</sub> * <sup>1</sup> + 5 |      |      | ns   |
|                      |    | t <sub>ECMLNB</sub>   |           |                                          |      |      |      |

Note 1.  $t_{SYNC}$  is TAUB or OSTM operation clock cycle.



# 1.7.6 General Digital Noise Filter (DNF) Specification

#### (1) Minimum Pulse Rejection Width

Minimum pulse rejection width means that this is the minimum pulse width that will definitely be suppressed or in other words, ext. signal pulses with a longer width might pass the filter.

$$t_{wDNF(min)} = (s-1) \times \frac{l}{f_s}$$

#### (2) Maximum Pulse Rejection Width

Maximum pulse rejection width means that this is the maximum pulse width that can be suppressed or in other words, ext. signal pulses with a longer width will definitely pass the filter.

$$t_{wDNF(max)} = (s) \times \frac{l}{f_s}$$

NOTE

Ext. signal pulses with a width between  $t_{wDNF(min)}$  and  $t_{wDNF(max)}$  may be suppressed or pass the filter.

#### (3) Minimum Delay Time

Minimum delay time is the minimum time that ext. signals need to propagate through the DNF, i.e. it is the path delay of the DNF.

$$t_{dDNF(min)} = (s-1) \times \frac{l}{f_s} + 2\left(\frac{l}{f_{DNFATCKI}}\right)$$

#### (4) Maximum Delay Time

Maximum delay time is the maximum time that ext. signals need to propagate through the DNF, i.e. it is the path delay of the DNF.

$$t_{dDNF(max)} = (s) \times \frac{1}{f_s} + 3\left(\frac{1}{f_{DNFATCKI}}\right)$$



### (5) Formula Explanation

*s* is the number of sampling times (s = 2..5), depending on setting of register bit DNFAnCTL.DNFAnNFSTS;

*fs* is the sampling clock The sampling clock is derived from the DNF module input clock (DNFATCKI) as follows:

$$f_s = \frac{f_{DNFATCKI}}{PRS}$$

 $f_{DNFATCKI}$  is the DNF module clock

*PRS* is the prescaler (PRS = 1, 2, 4, ..., 128), depending on the setting of register bit DNFAnCTL.DNFAnPRS;

#### NOTES

- 1. Please consider the register settings of the DNF while using the above mentioned formulas.
- 2. There is also a filter bypass available for each DNF. This should be used for high-speed application of the module function.



# 1.8 Analog Module Operating Conditions

# 1.8.1 Analog/Digital Converter (ADCE)

**Condition:** AWO = powered, ISO = powered

#### Table 1.45 ADC Characteristic

| Parameter                                         | СТ | Symbol              | Condition                            | MIN.                                                           | TYP. | MAX.                                           | Unit |
|---------------------------------------------------|----|---------------------|--------------------------------------|----------------------------------------------------------------|------|------------------------------------------------|------|
| Reference Voltages                                |    | A0VREF              |                                      | 2.7                                                            |      | A0VCC                                          | V    |
| Analog input voltage                              |    | V <sub>AIN</sub>    |                                      | 0                                                              |      | A0VREF                                         | V    |
| Resolution                                        |    |                     |                                      | 10                                                             |      | 12                                             | bit  |
| A/D Converter system<br>frequency                 | DS | f <sub>ADCLK</sub>  |                                      | 8                                                              |      | 40                                             | MHz  |
| Conversion time                                   | -  | t <sub>CONV</sub>   |                                      | 1.15                                                           |      |                                                | μs   |
| Overall Error* <sup>1</sup>                       | PC | TOE                 | 10-bit mode,<br>A0VCC = 4.5 to 5.5 V |                                                                |      | ±1                                             | LSB  |
|                                                   |    |                     | 10-bit mode,<br>A0VCC = 3.6 to 4.5 V |                                                                |      | ±1.5                                           | LSB  |
|                                                   |    |                     | 10-bit mode,<br>A0VCC = 2.7 to 3.6 V |                                                                |      | ±2                                             | LSB  |
|                                                   |    |                     | 12-bit mode,<br>A0VCC = 4.5 to 5.5 V |                                                                |      | ±4                                             | LSB  |
|                                                   |    |                     | 12-bit mode,<br>A0VCC = 3.6 to 4.5 V |                                                                |      | ±6                                             | LSB  |
|                                                   |    |                     | 12-bit mode,<br>A0VCC = 2.7 to 3.6 V |                                                                |      | ±8                                             | LSB  |
| Conversion result for positive overload condition | PC |                     | A0VREF = A0VCC ≤ AIN                 | 4015 –  TOE <br>(12-bit mode)<br>1003 –  TOE <br>(10-bit mode) |      | 4095<br>(12-bit mode)<br>1023<br>(10-bit mode) | LSB  |
| Analog input pull-down resistance                 |    |                     |                                      | 350                                                            | 500  | 650                                            | kΩ   |
| Analog supply current during normal operation     | PC | I <sub>AVCC</sub>   |                                      |                                                                |      | 3.0                                            | mA   |
| Analog supply current during power-down           | PC | I <sub>AVCCPD</sub> |                                      |                                                                | 1    |                                                | μΑ   |
| Analog reference supply current                   | PC | I <sub>A0VREF</sub> | During normal operation              |                                                                | 500  | 1000                                           | μA   |

Note 1. Not include quantization error.



| Parameter                                                | Symbol          | Condition                            |                                     | MIN.                          | TYP.                        | MAX.                          | Unit |
|----------------------------------------------------------|-----------------|--------------------------------------|-------------------------------------|-------------------------------|-----------------------------|-------------------------------|------|
| Accuracy of TESH0SN 12-<br>self-diagnosis mod            | TESH0SN         | 12-bit<br>mode                       | Diagnosis voltage =<br>A0VREF       | 4015 –  TOE * <sup>1,*2</sup> |                             | 4095* <sup>1,*2</sup>         | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>2/3 × A0VREF | 2651 –  TOE * <sup>1,*2</sup> | 2731                        | 2811 +  TOE * <sup>1,*2</sup> | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>1/2 × A0VREF | 1968 –  TOE * <sup>1,*2</sup> | 2048                        | 2128 +  TOE * <sup>1,*2</sup> | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>1/3 × A0VREF | 1285 –  TOE * <sup>1,*2</sup> | 1365                        | 1445 +  TOE * <sup>1,*2</sup> | LSB  |
|                                                          |                 | Diagnosis voltage =<br>A0VSS         | 0                                   |                               | 80 +  TOE  <sup>*1,*2</sup> | LSB                           |      |
|                                                          | TESH0SN         | 10-bit<br>mode                       | Diagnosis voltage =<br>A0VREF       | 1003 –  TOE * <sup>1,*2</sup> |                             | 1023* <sup>1,*2</sup>         | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>2/3 × A0VREF | 663 –  TOE * <sup>1,*2</sup>  | 683                         | 703 +  TOE * <sup>1,*2</sup>  | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>1/2 × A0VREF | 492 –  TOE * <sup>1,*2</sup>  | 512                         | 532 +  TOE * <sup>1,*2</sup>  | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>1/3 × A0VREF | 321 –  TOE * <sup>1,*2</sup>  | 341                         | 361 +  TOE * <sup>1,*2</sup>  | LSB  |
|                                                          |                 |                                      | Diagnosis voltage =<br>A0VSS        | 0                             |                             | 20 +  TOE  <sup>*1,*2</sup>   | LSB  |
| Accuracy                                                 | <b>TESH0SND</b> | Positive cur                         | rrent injection = 0.1 mA            | 0                             |                             | 200                           | LSB  |
| degradation of<br>self-diagnosis on<br>current injection |                 | Negative current injection = -0.1 mA |                                     | -100                          |                             | 0                             | LSB  |

#### Table 1.46 Self-diagnosis Characteristic

Note: Not include quantization error

Note 1. For a reliable detection of the ADC faults it is necessary that the conversion voltage doesn't exceed the conversion range.

Note 2. The injected current during ADC self-diagnosis when A0VCC = 5 V has to be limited to 0.1 mA and no injected current is allowed during ADC self-diagnosis when A0VCC = 3.3 V or in 10-bit mode. Accuracy degradation shown in **Table 1.46** is measured on injected ±0.1 mA current to measurement pins.

## CAUTION

Please be aware that the accuracy of the A/D Converter input channel is influenced by a exceeding voltage drop to the AVSS and AVCC power supply lines. This exceeding voltage drop is caused by a higher sum of total current that flows at adjacent digital pins with disabled A/D Converter input functionality (depending on number of switching digital output pins, load capacitance, sum of overload current, timing gap between IO output switching and sampling of A/D Converter input channel).



# 1.8.1.1 Equivalent Circuit of A/D Converter Input Pin





#### Table 1.47 Analog Input Equivalent Circuit

| Parameter                                           | СТ               | Symbol            | Condition | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------|------------------|-------------------|-----------|------|------|------|------|
| Analog input                                        | DS <sup>*1</sup> | R <sub>INA1</sub> |           |      | 2.5  |      | kΩ   |
| resistance                                          |                  | R <sub>INA2</sub> |           |      | 1.1  | kΩ   | kΩ   |
| Analog input<br>equivalent circuit –<br>capacitance | DS <sup>*1</sup> | C <sub>INA1</sub> |           |      | 3.5  |      | pF   |
|                                                     |                  | C <sub>INA2</sub> |           |      | 0.5  |      | pF   |

Note 1. Not tested in production. Specified by design.



# 1.8.1.2 External Circuit on ADC Inputs





The external circuit on ADC input depends the input condition of user (filter condition). The characteristic of ADC is improved while R is small and C is large (about 0.1  $\mu$ F). If R is large, ADC conversion error is occurred by dropping the voltage inputted ADCE0Im terminal. If C is small ADC input terminal cannot endure noise.

| Component | Value  |
|-----------|--------|
| R1        | 10 kΩ  |
| C1        | 100 nF |
| C2        | 10 nF  |

As guide line for the calculation of the external capacitor the formula based on the internal equivalent capacitance and the ADC resolution of the corresponding AD-converter channel can be used:

 $C_{external} = C_{IN} \times 2$  ADC resolution

Cexternal: External capacitor

 $C_{IN}$ : Equivalent input capacitance ( $\approx CINA1 + CINA2$ )



## 1.8.1.3 A/D Converter Trigger Timing

**Condition:** The input incorporates a digital noise filter (DNF) in the input signal path. The filter function can be bypassed. If not bypassed the DNF filters all pulses that are shorter than the given high- and low-level width. Longer pulses are passed.

| Parameter                           | СТ | Symbol             | Condition                     | MIN.                                                                 | TYP. | MAX. | Unit |
|-------------------------------------|----|--------------------|-------------------------------|----------------------------------------------------------------------|------|------|------|
| ADCE0TRGn input<br>high-level width | DS | t <sub>WADTH</sub> | filtered (DNF) <sup>*1</sup>  | t <sub>dDNF</sub> (max) +<br>2 × t <sub>SYNC</sub> + 5 <sup>*2</sup> |      |      | ns   |
|                                     |    |                    | filter-bypassed <sup>*3</sup> | $2 \times t_{SYNC} + 5$                                              |      |      | ns   |
| ADCE0TRGn input<br>low-level width  |    | t <sub>WADTL</sub> | filtered (DNF)                | t <sub>dDNF</sub> (max) +<br>2 × t <sub>SYNC</sub> + 5 <sup>*2</sup> |      |      | ns   |
|                                     |    |                    | filter-bypassed               | 2 × t <sub>SYNC</sub> + 5                                            |      |      | ns   |
| ADCE0TRGn input<br>pulse rejection  |    | t <sub>ADTRJ</sub> | filtered (DNF)                | t <sub>dDNF</sub> (min) +<br>t <sub>SYNC</sub> + 5                   |      |      | ns   |
|                                     |    |                    | filter-bypassed               | t <sub>SYNC</sub> + 5                                                |      |      | ns   |

Note 1. Please consider the following SFR bit of the filter control module for selecting the filtered input signal: FCLA0CTLn.FCLA0BYPSn = 0

Note 2. 2 × t<sub>SYNC</sub> is the delay time due to the synchronization of the input signal of the A/D Converter Trigger with the module clock of the A/D Converter module (t<sub>SYNC</sub> = one module clock cycle).Note: Please consider the correct module clock of the A/D Converter

Note 3. Please consider the following SFR bit of the filter control module for selecting the filter-bypassed input signal: FCLA0CTLn.FCLA0BYPSn = 1



Figure 1.18 ADCE0TRGn Input Timing



### 1.8.1.4 How to Read A/D Converter Characteristics Table

This section describes the meanings of the terms peculiar to the A/D converter.

#### (1) Resolution

The minimum analog input voltage that can be identified, i.e. the ratio of the analog input voltage to 1 digital output is called 1 LSB (Least Significant Bit). The ratio of 1 LSB to the full scale is expressed as %FSR (Full Scale Range). %FSR is the ratio, in percentage, of the range in which an analog input voltage can be converted, and is expressed as follows regardless of the resolution.

1%FSR = (Maximum value of analog input voltage that can be converted - Minimum value of analog input voltage that can be converted) /100

= (AVrefp – AVrefm) /100

At a resolution of 10 bits the relation between 1 LSB and %FSR is as follows:

 $1 \text{ LSB} = 1 / 2^{10}$ 

= 1 / 1,024

= 0.098 %FSR

At a resolution of 12 bits the relation between 1 LSB and %FSR is as follows:

 $1 \text{ LSB} = 1 / 2^{12}$ 

= 1 / 4,096

= 0.024 %FSR

The accuracy is determined by the total error, regardless of the resolution.

#### (2) Total Error

This is the maximum value of the difference between the actually measured value and the theoretical value.

It is the total of the zero-scale error, full-scale error, linearity error, and a combination of these errors.

The total error shown in the characteristics table does not include the quantization error.



Figure 1.19 Total Error



## (3) Quantization Error

This is the error of  $\pm 1/2$  LSB that always occurs when an analog value is converted into a digital value. Because the A/D converter converts an analog input voltage in a range of  $\pm 1/2$  LSB into the same digital code, the quantization error is unavoidable.

Note that this error is not included in the total error, zero-scale error, full-scale error, integral linearity error, and differential linearity error in the characteristics table.



Figure 1.20 Quantization Error



## (4) Zero-scale Error

This is the difference between the actually measured value of the analog input voltage and the theoretical value (1/2 LSB) when the digital output changes from 0...000 to 0...001.



Figure 1.21 Zero-scale Error



## (5) Full-scale Error

This is the difference between the actually measured value of the analog input voltage and the theoretical value (full scale -3/2 LSB) when the digital output changes from 1...110 to 1...111.



Figure 1.22 Zero-scale Error



## (6) Differential Linearity Error

Ideally, the width at which a specific code is output is 1 LSB. The differential linearity error is the difference between the actually measured value of the width at which a specific code is output and the ideal value.



Figure 1.23 Differential Linearity Error



## (7) Integral Linearity Error

This indicates the degree to which the conversion characteristic shifts from the ideal linearity, and indicates the maximum value of the difference between the actually measured value and the ideal linearity where the zero-scale error and full-scale error are 0.



Figure 1.24 Integral Linearity Error

## (8) Conversion Time

This is the time from when an analog voltage is input until digital output is produced.

The conversion time in the characteristics table includes sampling time.

# (9) Sampling Time

This is the time during which the analog switch is on to input the analog voltage to the sample & hold circuit.

# (10) A/D Start Time

This is the time from the A/D conversion trigger to the start of A/D conversion.



# **1.8.2 POC Characteristic**

## 1.8.2.1 POC Characteristic on AWO

Condition: AWO = powered REG0VCC = 2.7 to 5.5 V

#### CAUTIONS

- The POC ensures that the devices stops operation (RESET condition) when the device is outside the operation voltage range, under the condition that the supply voltage slope on REG0VCC is ≤500V/ms.
- 2. Full device operation is only available, when the supply voltage is above the maximum threshold voltage. The device may stop operation due to reset condition generated by POC, if the supply voltage drops below the given max threshold voltage.

| Parameter                              | СТ               | Symbol                | Condition                                                    | MIN. | TYP. | MAX. | Unit |
|----------------------------------------|------------------|-----------------------|--------------------------------------------------------------|------|------|------|------|
| POC detection                          |                  | V <sub>POC0</sub>     | Power-on(Rise)                                               | 2.8  | 2.95 | 3.1  | V    |
| threshold voltage                      |                  |                       | Power-down(Fall)                                             | 2.8  | 2.9  | 3.0  | V    |
| POC threshold voltage hysteresis       | DS <sup>*1</sup> | V <sub>POC0H</sub>    |                                                              |      | 2    |      | mV   |
| Response time at<br>power up           | DS <sup>*1</sup> | ts <sub>POC0R</sub>   | At power on(Rise)<br>V <sub>POC0ramp</sub> = 0.00 to 0.5V/ms |      |      | 2    | ms   |
|                                        |                  |                       | At power on(Rise)<br>V <sub>POC0ramp</sub> = 0.5 to 500V/ms  |      |      | 6.3  | ms   |
|                                        |                  |                       | At power on(Rise)<br>V <sub>POC0ramp</sub> = 0.00 to 20V/ms  |      |      | 2    | ms   |
|                                        |                  |                       | At power on(Rise) V <sub>POC0ramp</sub><br>= 20 to 500V/ms   |      |      | 5    | ms   |
| Response time at<br>power-down         |                  | ts <sub>POC0F</sub>   | $V_{POC0ramp}$ = 0.00 to 500V/ms                             |      |      | 5    | μs   |
| POC0 supply voltage ramp <sup>*2</sup> | DS <sup>*1</sup> | V <sub>POC0ramp</sub> |                                                              | 0.00 |      | 500  | V/ms |
| POC minimum pulse width                | DS <sup>*1</sup> | t <sub>POC0W</sub>    |                                                              | 0.2  |      |      | ms   |
| POC noise rejection<br>width           | DS <sup>*1</sup> | t <sub>POC0RJ</sub>   |                                                              |      |      | 30   | ns   |

#### Table 1.49 POC Characteristic on AWO

Note 1. Not tested in production. Specified by design.

Note 2. Up to the specified maximum POC0 supply voltage down ramp the POC0 ensures that the devices stops operation and enters a defined state (i.e. RESET condition).





Figure 1.25 POC0 Timing



## 1.8.2.2 POC Characteristic on ISO

Condition: AWO = powered, ISO = powered REG1VCC = 2.7 to 5.5 V

#### CAUTION

The POC ensures that the ISO stops operation when the device is outside the operation voltage range, under the condition that the supply voltage slope on REG1VCC is  $\leq$ 400V/ms.

#### Table 1.50 POC Characteristic on ISO

| Parameter                              | СТ               | Symbol                | Condition                                                    | MIN. | TYP. | MAX. | Unit |
|----------------------------------------|------------------|-----------------------|--------------------------------------------------------------|------|------|------|------|
| POC detection                          |                  | V <sub>POC1</sub>     | Power-on(Rise)                                               | 2.8  | 2.95 | 3.1  | V    |
| threshold voltage                      |                  |                       | Power-down(Fall)                                             | 2.8  | 2.9  | 3.0  | V    |
| POC threshold voltage hysteresis       | DS <sup>*1</sup> | V <sub>POC1H</sub>    |                                                              |      | 2    |      | mV   |
| Response time at<br>power up           | DS <sup>*1</sup> | ts <sub>POC1R</sub>   | At power on(Rise)<br>V <sub>POC1ramp</sub> = 0.00 to 0.5V/ms |      |      | 2    | ms   |
|                                        |                  |                       | At power on(Rise)<br>V <sub>POC1ramp</sub> = 0.5 to 400V/ms  |      |      | 6.3  | ms   |
|                                        |                  |                       | At power on(Rise)<br>V <sub>POC1ramp</sub> = 0.00 to 20V/ms  |      |      | 2    | ms   |
|                                        |                  |                       | At power on(Rise)<br>V <sub>POC1ramp</sub> = 20 to 400V/ms   |      |      | 5    | ms   |
| Response time at<br>power-down         |                  | ts <sub>POC1F</sub>   | V <sub>POC1ramp</sub> = 0.00 to 400V/ms                      |      |      | 5    | μs   |
| POC1 supply voltage ramp <sup>*2</sup> | DS <sup>*1</sup> | V <sub>POC1ramp</sub> |                                                              | 0.00 |      | 400  | V/ms |
| POC minimum pulse width                | DS <sup>*1</sup> | t <sub>POC1W</sub>    |                                                              | 0.2  |      |      | ms   |
| POC noise rejection width              | DS <sup>*1</sup> | t <sub>POC1RJ</sub>   |                                                              |      |      | 30   | ns   |

Note 1. Not tested in production. Specified by design.

Note 2. Up to the specified maximum POC1 supply voltage down ramp the POC1 ensures that the devices stops operation and enters a defined state (i.e. RESET condition).





Figure 1.26 POC1 Timing



# 1.8.3 Zero Point Detection (ZPD)

The ZPD input path is an analog connection from the pad of a stepper motor driver (SMD) buffer to the ZPD module by-passing the digital input path of the general purpose input function of the SMD buffer.

Condition: AWO = powered, ISO = powered ZPDVCC =4.5 to 5.5 V

| Parameter                       | СТ               | Symbol            | Condition                                        | MIN. | TYP. | MAX. | Unit |
|---------------------------------|------------------|-------------------|--------------------------------------------------|------|------|------|------|
| Accuracy of ZPD<br>comparator   |                  | Vth, ZPD          | Internal reference,<br>V <sub>ZPD</sub> ≤ 350 mV | -20  |      | 20   | mV   |
|                                 |                  | Vth, ZPD          | Internal reference,<br>V <sub>ZPD</sub> ≥ 450 mV | -30  |      | 30   | mV   |
| Input pulse width <sup>*1</sup> | DS <sup>*2</sup> | t <sub>PW</sub>   |                                                  | 2    |      |      | μs   |
| Comparator output<br>delay      |                  | t <sub>ZPDD</sub> |                                                  |      |      | 1    | μs   |
| Dynamic current of<br>ZPDVCC    |                  | IZPDVCC           |                                                  |      |      | 2.0  | mA   |

Note 1. The input pulse should have a minimum pulse width (TPW) to be detected properly. Shorter pulses may be ignored.

Note 2. Not tested in production. Specified by design.

#### NOTES

- 1. Four independent stepper motor channels (consisting of four SMD pins) can be measured by the ZPD.
- 2. For each stepper motor channel, 4 different inputs (SMD pins) can be selected for the ZPD.
- 3. Each stepper motor channel can be compared to 1 out of 3 reference voltages. Two of the reference voltages are generated based on Internal BGR.
- 4. Each reference voltage(V<sub>ZPD</sub>) is as follows.
  - Selection by ISMnGZPDCTL.ISMnGGRV1[3:0]
  - 100, 150, 215, 230, 235, 245, 250, 350, 450, 480, 500, 550, 650, 750, and 850 mV
    Selection by ISMnGZPDCTL.ISMnGGRV2[3:0]
    - 150, 215, 225, 235, 245, 350, 450, 470, 480, 490, 500, 550, 650, 750, and 850 mV
- 5. The measurement itself is done by analogue comparators of the ZPD.
- 6. Each stepper motor channel has its own comparator.
- 7. For the timing of the ZPD function refer to Figure 1.27, Timing of ZPD Function.



Figure 1.27 Timing of ZPD Function

# 1.8.4 Temperature Sensor

Condition: AWO = powered, ISO = powered REG1VCC = 3.0 to 5.5 V

#### Table 1.52 Temperature Sensor Specification

| Parameter                        | Symbol | Condition        | MIN.  | TYP. | MAX.  | Unit |
|----------------------------------|--------|------------------|-------|------|-------|------|
| Temperature detect Accuracy      |        | Tj = -40 to 25°C | -10.0 |      | 10    | °C   |
|                                  |        | Tj = 25 to 150°C | -5    |      | 5     | °C   |
| Stability time of output voltage |        |                  | 6.0   |      |       | μs   |
| Return time from Standby state   |        |                  |       |      | 200.0 | μs   |
| Operation current                |        |                  |       |      | 200.0 | μA   |
| Standby current                  |        |                  |       |      | 25.0  | μA   |



# **1.9 Timer Module Operating Condition**

# 1.9.1 Timer TAUB/TAUJ Timing

| Parameter                 | Symbol                                       | Condition       | MIN.                                                            | TYP. | MAX. | Unit |
|---------------------------|----------------------------------------------|-----------------|-----------------------------------------------------------------|------|------|------|
| TAUx high/low-level width | t <sub>TAUHNB</sub> /<br>t <sub>TAULNB</sub> | filtered (DNF)  | $t_{dDNF(max)} + 2$<br>× $t_{SYNC} + 5^{*2,*3}$                 |      |      | ns   |
|                           |                                              | filter-bypassed | 2 × t <sub>SYNC</sub> + 5                                       |      |      | ns   |
| TAUx pulse rejection      | t <sub>TAURJ</sub>                           | filtered (DNF)  | t <sub>dDNF(min)</sub> +<br>t <sub>SYNC</sub> + 5* <sup>2</sup> |      |      | ns   |
|                           |                                              | filter-bypassed | t <sub>SYNC</sub> + 5                                           |      |      | ns   |

Table 1.53 Timer TAUB/TAUJ AC Specification\*<sup>1</sup>

Note 1. The external input incorporates a digital noise filter (DNF). Using a filter control macro this DNF can be placed into the input signal path. The filter control macro can also be used to bypass the DNF.

Note 2. Please refer to Section 1.7.6, General Digital Noise Filter (DNF) Specification.

Note 3. 2 × t<sub>SYNC</sub> is the delay time due to the synchronization of the input signal of the Timer TAUx with the macro clock of the Timer TAUx (t<sub>SYNC</sub> = one macro clock cycle)



# 1.10 Serial Interface Module Operating Condition

# 1.10.1 LIN / UART Interface

|  | Table 1.54 | LIN / | UART | AC | Specification |
|--|------------|-------|------|----|---------------|
|--|------------|-------|------|----|---------------|

| Parameter                      | Symbol              | Condition | MIN.                                 | TYP. | MAX.   | Unit |
|--------------------------------|---------------------|-----------|--------------------------------------|------|--------|------|
| Transfer rate UART             | t <sub>UARTR</sub>  |           | 0.3                                  |      | 1000.0 | Kbps |
| Transfer rate LIN              | t <sub>LIN</sub>    |           | 1                                    |      | 115.2  | Kbps |
| UART/LIN RX pulse<br>rejection | t <sub>UARTRJ</sub> |           | t <sub>PCLK</sub> × 2 <sup>PRS</sup> |      |        | ns   |

**Note:** PRS is the RLIN3/UART clock prescaler division value, set in the macro register. Please refer the prescaler function in Users Manual.

# 1.10.2 Synchronous Interface CSIG

# 1.10.2.1 Master Mode

| Table 1.55 | Master | Mode AC | <b>Characteristics</b> |
|------------|--------|---------|------------------------|
|            |        |         |                        |

| Parameter                                               | Symbol            | Condition       | MIN.                                               | TYP. | MAX. | Unit |
|---------------------------------------------------------|-------------------|-----------------|----------------------------------------------------|------|------|------|
| PCLK frequency                                          | t <sub>KCYf</sub> |                 |                                                    |      | 80   | MHz  |
| PCLK cycle time                                         | t <sub>KCY</sub>  |                 | 12.5                                               |      |      | ns   |
| Clock output cycle time                                 | t <sub>KCYM</sub> |                 | 100.0                                              |      |      | ns   |
| Clock output high level width                           | t <sub>KWHM</sub> |                 | 0.5 ×<br>t <sub>KCYM</sub> – 10.0                  |      |      | ns   |
| Clock output low level width                            | t <sub>KWLM</sub> |                 | 0.5 ×<br>t <sub>KCYM</sub> – 10.0                  |      |      | ns   |
| Data input setup time                                   | t <sub>SSIM</sub> | filtered (DNF)  | 29 + t <sub>dDNFSI(max)</sub>                      |      |      | ns   |
|                                                         |                   | filter-bypassed | 29                                                 |      |      | ns   |
| Data input hold time                                    | t <sub>HSIM</sub> | filtered (DNF)  | $0 - t_{dDNF(max)}$                                |      |      | ns   |
|                                                         |                   | filter-bypassed | 0                                                  |      |      | ns   |
| Data output delay max time                              | t <sub>DSOM</sub> |                 |                                                    |      | 5.0  | ns   |
| Data output delay min time                              | t <sub>HSOM</sub> |                 | -20                                                |      |      | ns   |
| Ready / Busy input signal<br>(CSIGnRY) setup time       | t <sub>SRYI</sub> | filtered (DNF)  | $2 \times t_{KCY} + t_{dDNF(max)}$<br>+ 16.6       |      |      | ns   |
|                                                         |                   | filter-bypassed | 2 × t <sub>KCY</sub> + 16.6                        |      |      | ns   |
| Ready / Busy input signal<br>(CSIGnRY) high level width | t <sub>WRYI</sub> | filtered (DNF)  | t <sub>KCY</sub> + t <sub>dDNFRY(max)</sub><br>- 5 |      |      | ns   |
|                                                         |                   | filter-bypassed | t <sub>KCY</sub> – 5                               |      |      | ns   |

## (1) [CSIGnSC / CSIGnSO] Output Pins and [CSIGnSI] Input Pin in Master Mode

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.28 CSIGn Master Mode Timing (a)

# (2) [CSIGnSC / CSIGnSO] Output Pins and [CSIGnSI] Input Pin in Master Mode

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.29 CSIGn Master Mode Timing (b): Inverted Clock2

#### (3) [CSIGnSC] Output Pin and [CSIGnRY] Input Pin in Master Mode

Note: Settings: CSIGnCTL1.CSIGnSIT=0, CSIGnCTL1.CSIGnHSE=1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.30 CSIGn Master Mode Timing (c): Ready / Busy Input Signal (CSIGnRY)

## (4) [CSIGnSC] Output Pin and [CSIGnRY] Input Pin in Master Mode

Note: Settings: CSIGnCTL1.CSIGnSIT=0, CSIGnCTL1.CSIGnHSE=1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)





## (5) [CSIGnSC / CSIGnDCS] Input Pins in Master Mode

Note: Settings: CSIGnCTL1.CSIGnDCS = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)





## (6) [CSIGnSC / CSIGnDCS] Input Pins in Master Mode

Note: Settings: CSIGnCTL1.CSIGnDCS=1, CSIGnCTL1.CSIGnCKR=0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.33 CSIGn Master Mode Timing (f): Data Consistency Check (CSIGnDCS) -Inverted Clock
#### 1.10.2.2 Slave Mode

| Parameter                                                 | Symbol             | Condition       | MIN.                                                                                                | TYP. | MAX.                                                 | Unit |
|-----------------------------------------------------------|--------------------|-----------------|-----------------------------------------------------------------------------------------------------|------|------------------------------------------------------|------|
| PCLK frequency                                            | t <sub>KCYf</sub>  |                 |                                                                                                     |      | 80                                                   | MHz  |
| PCLK cycle time                                           | t <sub>KCY</sub>   |                 | 12.5                                                                                                |      |                                                      | ns   |
| Clock input cycle time                                    | t <sub>KCYM</sub>  | filtered (DNF)  | 8 × t <sub>dDNFSCI(max)</sub>                                                                       |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 75                                                                                                  |      |                                                      | ns   |
| Clock input high level width                              | t <sub>KWHS</sub>  | filtered (DNF)  | 4 × t <sub>dDNFSCI(max)</sub> – 5                                                                   |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 32.5                                                                                                |      |                                                      | ns   |
| Clock input low level width                               | t <sub>KWLS</sub>  | filtered (DNF)  | 4 × t <sub>dDNFSCI(max)</sub> – 5                                                                   |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 32.5                                                                                                |      |                                                      | ns   |
| Data input setup time                                     | t <sub>SSIS</sub>  | filtered (DNF)  | 7 + t <sub>dDNFSCI(min)</sub> —<br>t <sub>dDNFSI(max)</sub>                                         |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 7.5                                                                                                 |      |                                                      | ns   |
| Data input hold time                                      | t <sub>HSIS</sub>  | filtered (DNF)  | 7 + $t_{KCY}$ + $t_{dDNFSCI(max)}$<br>- $t_{dDNFSI(min)}$                                           |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 7.5 + t <sub>KCY</sub>                                                                              |      |                                                      | ns   |
| Data output delay time                                    | t <sub>DSOS</sub>  | filtered (DNF)  |                                                                                                     |      | 35 + t <sub>dDNFSCI(max)</sub>                       | ns   |
|                                                           |                    | filter-bypassed |                                                                                                     |      | 35                                                   |      |
| Slave select control input signal setup time              | t <sub>SSSIS</sub> | filtered (DNF)  | 0.5 × t <sub>KCYS</sub> +<br><sup>t</sup> dDNFSCI(min) <sup>-</sup><br>t <sub>dDNFSI(max)</sub> - 7 |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 0.5 × t <sub>KCYS</sub> – 5                                                                         |      |                                                      | ns   |
| Slave select control input signal hold time               | t <sub>HSSIS</sub> | filtered (DNF)  | $7 + t_{KCY} + t_{dDNFSCI(max)}$<br>- $t_{dDNFSI(min)}$                                             |      |                                                      | ns   |
|                                                           |                    | filter-bypassed | 7.5 + t <sub>CKYS</sub> – 5                                                                         |      |                                                      | ns   |
| Ready / Busy output signal<br>(CSIG0RY) output delay time | t <sub>DRYO</sub>  | filtered (DNF)  |                                                                                                     |      | 35 + t <sub>KCY</sub> +<br>t <sub>dDNFSCI(max)</sub> | ns   |
|                                                           |                    | filter-bypassed |                                                                                                     |      | 35 + t <sub>KCY</sub>                                | ns   |

#### Table 1.56 Slave Mode AC Characteristics



#### (1) [CSIGnSO] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.34 CSIGn Slave Mode Timing (a)

#### (2) [CSIGnSO] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode

**Note:** Setting: CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.35 CSIGn Slave Mode Timing (b) - Inverted Clock

#### (3) [CSIGnSC / CSIGnSI] Input Pins in Slave Mode

Note: Settings: CSIGnCTL1.CSIGnSSE = 1, CSIGnCTL1.CSIGnCKR=0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.36 CSIGn Slave Mode Timing (c): Slave Select Ctrl Input (CSIGnSSI)

#### (4) [CSIGnSC / CSIGnSSI] Input Pins in Slave Mode

Note: Settings: CSIGnCTL1.CSIGnSSE = 1, CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.37 CSIGn Slave Mode Timing (d): Slave Select Ctrl Input (CSIGnSSI) -Inverted Clock

#### (5) [CSIG0SC] Input Pin and [CSIG0RY] Output Pin in Slave Mode

Note: Settings: CSIG0CFG0.CSIG0CKP = 0, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.38 CSIGn Slave Mode Timing (e): Ready / Busy Output Signal (CSIGnRY)

#### (6) [CSIG0SC] Input Pin and [CSIG0RY] Output Pin in Slave Mode

Note: Settings: CSIG0CFG0.CSIG0CKP = 0, CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.39 CSIGn Slave Mode Timing (f): Ready / Busy Output Signal (CSIGnRY) -Inverted Clock



#### (7) [CSIGnSO] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode

**Note:** Settings: CSIG0CFG0.CSIG0CKP = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.40 CSIGn Slave Mode Timing (g): Ready / Busy Output Signal (CSIGnRY)

#### (8) [CSIG0SC] Output Pin and [CSIGnSC / CSIGnSI] Input Pins in Slave Mode

Note: Settings: CSIG0CFG0.CSIG0CKP = 1, CSIGnCTL1.CSIGnCKR = 1 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.41 CSIGn Slave Mode Timing (h): Ready / Busy Output Signal (CSIGnRY) -Inverted Clock



#### (9) [CSIGnSC, CSIGnDCS] Input Pins in Slave Mode

Note: Settings: CSIGnCTL1.CSIGnDCS = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.42 CSIGn Slave Mode Timing (h): Data Consistency Check (CSIGnDCS).CSIGnDAP bit)

#### (10) [CSIGnSC, CSIGnDCS] Input Pins in Slave Mode

Note: Settings: CSIGnCTL1.CSIGnDCS = 1, CSIGnCTL1.CSIGnCKR = 0 (consider CSIGnCFG0.CSIGnDAP bit)



Figure 1.43 CSIGn Slave Mode Timing (i): Data Consistency Check (CSIGnDCS).CSIGnDAP bit) - Inverted Clock



Figure 1.44 Slave Mode Wave Form6



Figure 1.45 Slave Mode Wave Form7



Figure 1.46 Slave Mode Wave Form8



Figure 1.47 Slave Mode Wave Form9



Figure 1.48 Slave Mode Wave Form10



#### Synchronous Interface CSIH 1.10.3

#### 1.10.3.1 Master Mode

| Table 1.57 | Master | Mode AC | Characteristics |
|------------|--------|---------|-----------------|
|            |        |         |                 |

| Parameter                                      | Symbol              | Condition       | MIN.                                            | TYP. | MAX. | Unit |
|------------------------------------------------|---------------------|-----------------|-------------------------------------------------|------|------|------|
| PCLK frequency                                 | t <sub>KCYf</sub>   |                 |                                                 |      | 80   | MHz  |
| PCLK cycle time                                | t <sub>KCY</sub>    |                 | 12.5                                            |      |      | ns   |
| Clock output cycle time                        | t <sub>KCYM</sub>   |                 | 50.0                                            |      |      | ns   |
| Clock output high level width                  | t <sub>KWHM</sub>   |                 | 0.5 × t <sub>KCYM</sub> – 10.0                  |      |      | ns   |
| Clock output low level width                   | t <sub>KWLM</sub>   |                 | 0.5 × t <sub>KCYM</sub> – 10.0                  |      |      | ns   |
| Data input setup time                          | t <sub>SSIM</sub>   | filtered (DNF)  | 17 + t <sub>dDNFSI(max)</sub>                   |      |      | ns   |
|                                                |                     | filter-bypassed | 17                                              |      |      | ns   |
| Data input hold time                           | t <sub>HSIM</sub>   | filtered (DNF)  | 0 – t <sub>dDNF(max)</sub>                      |      |      | ns   |
|                                                |                     | filter-bypassed | 0                                               |      |      | ns   |
| Data output delay max time                     | t <sub>DSOM</sub>   |                 |                                                 |      | 5.0  | ns   |
| Data output delay min time                     | t <sub>HSOM</sub>   |                 | -10                                             |      |      | ns   |
| Ready / Busy input signal (CSIHnRY) setup time | t <sub>SRYI</sub>   | filtered (DNF)  | $2 \times t_{KCY} + t_{dDNF(max)} +$<br>16.6    |      |      | ns   |
|                                                |                     | filter-bypassed | 2 × t <sub>KCY</sub> + 16.6                     |      |      | ns   |
| Ready / Busy input signal (CSIHnRY)            | t <sub>WRYI</sub>   | filtered (DNF)  | t <sub>KCY</sub> + t <sub>dDNFRY(max)</sub> - 5 |      |      | ns   |
| high level width                               |                     | filter-bypassed | t <sub>KCY</sub> – 5                            |      |      | ns   |
| CSS signal (CSIHnCSS) inactive width           | t <sub>WSCSB</sub>  |                 | CSIDLE × t <sub>KCY</sub> – 5                   |      |      | ns   |
| CSS signal (CSIHnCSS) setup time               | t <sub>SSCSB0</sub> | CSIHnDAP=0      | CSSETUP × t <sub>KCY</sub> – 24                 |      |      | ns   |
|                                                |                     | CSIHnDAP=1      | (CSSETUP + 0.5) × t <sub>KCY</sub><br>- 24      |      |      | ns   |
| CSS signal (CSIHnCSS) hold time                | t <sub>HSCSB0</sub> | CSIHnSIT=0      | CSHOLD × t <sub>KCY</sub> – 3                   |      |      | ns   |
|                                                |                     | CSIHnSIT=1      | (CSHOLD + 0.5) x t <sub>KCY</sub><br>– 3        |      |      | ns   |

Remark: CSIDLE: setting value of CSIHnCFGx.CSIHnIDx0-2 CSSETUP: setting value of CSIHnCFGx.CSIHnSPx3-0 CSHOLD: setting value of CSIHnCFG0-7.CSIHnHDx3-0



Timing waveforms are same as master mode of CSIH (except CSS).



Figure 1.49 CSIH Master Mode Wave Form1



Figure 1.50 CSIH Master Mode Wave Form2





Figure 1.51 CSIH Master Mode Wave Form3



Figure 1.52 CSIH Master Mode Wave Form4







#### 1.10.3.2 Slave Mode

| Parameter                                                 | Symbol             | Condition       | MIN.                                                                              | TYP. | MAX.                                                   | Unit |
|-----------------------------------------------------------|--------------------|-----------------|-----------------------------------------------------------------------------------|------|--------------------------------------------------------|------|
| PCLK frequency                                            | t <sub>KCYf</sub>  |                 |                                                                                   |      | 80                                                     | MHz  |
| PCLK cycle time                                           | t <sub>KCY</sub>   |                 | 12.5                                                                              |      |                                                        | ns   |
| Clock input cycle time                                    | t <sub>KCYM</sub>  | filtered (DNF)  | 6 × t <sub>dDNFSCI(max)</sub>                                                     |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 75                                                                                |      |                                                        | ns   |
| Clock input high level width                              | t <sub>KWHS</sub>  | filtered (DNF)  | 3 × t <sub>dDNFSCI(max)</sub> – 5                                                 |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 35                                                                                |      |                                                        | ns   |
| Clock input low level width                               | t <sub>KWLS</sub>  | filtered (DNF)  | 3 × t <sub>dDNFSCI(max)</sub> – 5                                                 |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 35                                                                                |      |                                                        | ns   |
| Data input setup time                                     | t <sub>ssis</sub>  | filtered (DNF)  | 7 + t <sub>dDNFSCI(min)</sub><br>t <sub>dDNFSI(max)</sub>                         |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 7.5                                                                               |      |                                                        | ns   |
| Data input hold time                                      | t <sub>HSIS</sub>  | filtered (DNF)  | 7 + t <sub>KCY</sub> +<br>t <sub>dDNFSCI(max)</sub> -<br><sup>t</sup> dDNFSI(min) |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 7.5 + t <sub>KCY</sub>                                                            |      |                                                        | ns   |
| Data output delay time                                    | t <sub>DSOS</sub>  | filtered (DNF)  |                                                                                   |      | 32.5 + t <sub>dDNFSCI(max)</sub>                       | ns   |
|                                                           |                    | filter-bypassed |                                                                                   |      | 32.5                                                   |      |
| Slave select control input signal setup time              | t <sub>SSSIS</sub> | filtered (DNF)  | $0.5 \times t_{KCYS} + t_{dDNFSCI(min)} - t_{dDNFSI(max)} - 7$                    |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 0.5 x tKCYS – 5                                                                   |      |                                                        | ns   |
| Slave select control input signal hold time               | t <sub>HSSIS</sub> | filtered (DNF)  | 7 + t <sub>KCY</sub> +<br>t <sub>dDNFSCl(max)</sub> -<br>t <sub>dDNFSl(min)</sub> |      |                                                        | ns   |
|                                                           |                    | filter-bypassed | 7.5 + t <sub>CKYS</sub> – 5                                                       |      |                                                        | ns   |
| Ready / Busy output signal<br>(CSIH0RY) output delay time | t <sub>DRYO</sub>  | filtered (DNF)  |                                                                                   |      | 32.5 + t <sub>KCY</sub> +<br><sup>t</sup> dDNFSCI(max) | ns   |
|                                                           |                    | filter-bypassed |                                                                                   |      | 32.5 + t <sub>KCY</sub>                                | ns   |

| Table 1 58 | Slave | Mode   | AC. | Characteristics |
|------------|-------|--------|-----|-----------------|
|            | Olave | moue / |     | onaracteristics |

Timing waveforms are same as slave mode of CSIG.



#### 1.10.4 FLSCI3

| Table 1.59    | FLSCI3 AC Characteristics |           |      |      |        |      |  |  |
|---------------|---------------------------|-----------|------|------|--------|------|--|--|
| Parameter     | Symbol                    | Condition | MIN. | TYP. | MAX.   | Unit |  |  |
| Transfer rate | t <sub>FLSCI3</sub>       |           |      |      | 2000.0 | Kbps |  |  |

## 1.10.5 I<sup>2</sup>C Bus Interface

**Condition:** AWO = powered, ISO = powered

BnVDD = 3.0 to 5.5 V, RVCC=3.0 to 3.6 V

Measurement according to Section 1.3.1, AC Characteristic Measurement Condition.

The input timings are valid if the digital filter is bypassed.

The current  $I^2C$  implementation complies with the  $I^2C$  bus format (*Philips 1995 update Ver.2.1, Rev. June 5, 1996*). High speed (HS) mode is not supported.

| Table 1.60 | I <sup>2</sup> C AC | <b>Characteristics</b> |
|------------|---------------------|------------------------|
|------------|---------------------|------------------------|

|                                               |    |                     | Norma | al Mode            | Fast-spe          | ed Mode               |      |
|-----------------------------------------------|----|---------------------|-------|--------------------|-------------------|-----------------------|------|
| Parameter                                     | ст | Symbol              | MIN.  | MAX.               | MIN.              | MAX.                  | Unit |
| SCLn clock frequency                          | DS | f <sub>CLK</sub>    | 0     | 100                | 0                 | 400                   | kHz  |
| Bus-free time (between stop/start conditions) |    | t <sub>BUF</sub>    | 4.7   | —                  | 1.3               | —                     | μs   |
| Hold time <sup>*1</sup>                       |    | t <sub>HD:STA</sub> | 4.0   | —                  | 0.6               | —                     | μs   |
| SCLn clock low-level width                    |    | t <sub>LOW</sub>    | 4.7   | —                  | 1.3               | —                     | μs   |
| SCLn clock high-level width                   |    | t <sub>HIGH</sub>   | 4.0   | —                  | 0.6               | —                     | μs   |
| Setup time for start/restart conditions       |    | t <sub>SU:STA</sub> | 4.7   | —                  | 0.6               | —                     | μs   |
| Data hold time CBUS compatible master         |    | t <sub>HD:DAT</sub> | 5.0   | -                  | -                 | —                     | μs   |
| Data hold time I <sup>2</sup> C mode          |    |                     | 0*2   | 3.45 <sup>*3</sup> | 0*2               | 0.9 <sup>*3</sup>     | μs   |
| Data setup time                               |    | t <sub>SU:DAT</sub> | 250   |                    | 100 <sup>*4</sup> |                       | ns   |
| STOP condition setup time                     |    | t <sub>SU:STO</sub> | 4.0   |                    | 0.6               |                       | μs   |
| Noise suppression <sup>*5</sup>               |    | t <sub>SP</sub>     |       |                    |                   | t <sub>IICLK</sub> *6 | ns   |
| Capacitive load of each bus line              | 1  | Cb                  |       | 400                |                   | 400                   | pF   |

Note 1. At the start condition, the first clock pulse is generated after the hold time

Note 2. The system requires a minimum of 300ns hold time internally for the SDA signal (at VIHmin of SCLn signal) in order to occupy the undefined area at the falling edge of SCLn.

Note 3. If the system does not extend the SCL0 signal low hold time (tlow), only the maximum data hold time (t<sub>HD:DAT</sub>) needs to be satisfied.

Note 4. The fast-speed-mode IIC bus can be used in a normal-mode IIC bus system.

In this case, set the fast-speed-mode IIC bus so that it meets the following conditions:

- If the system does not extend the SCL0n signal's low state hold time:  $t_{SU:DAT} \ge 250$  ns

- If the system extends the SCL0n signal's low state hold time:

Transmit the following data bit to the SDA0 line prior to releasing the SCL0 line

(t<sub>Rmax.</sub> + t<sub>SU:DAT</sub> = 1000 + 250 = 1250 ns: Normal mode IIC bus specification).

Note 5. Noise suppression is only available in Fast-speed mode.

Note 6.  $t_{IICLK}$  is the period of the IICLK supplied by the clock controller.





Figure 1.54 I<sup>2</sup>C Timing Waveform



### 1.10.6 SSIF (Serial Sound Interface)

| Parameter            | Symbol            | Condition    | MIN.   | TYP. | MAX.   | Unit |
|----------------------|-------------------|--------------|--------|------|--------|------|
| External ACK inputs  | t <sub>ACKI</sub> | DNF used     | 100    |      | 1000   | ns   |
|                      |                   | DNF not used | 20     |      | 1000   | ns   |
| External ACK outputs | t <sub>ACKO</sub> |              | 41.667 |      | 531.25 | ns   |

Table 1.61 Audio Clock Input Characteristics

#### Table 1.62 IIS Master Mode Interface Characteristics

| Parameter                 | Symbol           | Condition       | MIN.                          | TYP. | MAX.                  | Unit |
|---------------------------|------------------|-----------------|-------------------------------|------|-----------------------|------|
| SCK output cycle time     | t <sub>o</sub>   | DNF used        | 200                           |      | 64000                 | ns   |
|                           |                  | DNF not used    | 80                            |      | 64000                 | ns   |
| SCK high width            | t <sub>HC</sub>  |                 | 0.45 × t <sub>o</sub>         |      | 0.55 × t <sub>o</sub> | ns   |
| SCK low width             | t <sub>LC</sub>  |                 | 0.45 × t <sub>o</sub>         |      | 0.55 × t <sub>o</sub> | ns   |
| SCK outputs rise time     | t <sub>RC</sub>  |                 |                               |      | 30                    | ns   |
| SDO/WS outputs delay time | t <sub>DTR</sub> |                 | -5                            |      | 30                    | ns   |
| SDI input setup time      | t <sub>SR</sub>  | filtered (DNF)  | 25 + t <sub>DNFSDI(max)</sub> |      |                       | ns   |
|                           |                  | filter-bypassed | 25                            |      |                       | ns   |
| SDI input hold time       | t <sub>HTR</sub> | filtered (DNF)  | 25 + t <sub>DNFSDI(max)</sub> |      |                       | ns   |
|                           |                  | filter-bypassed | 25                            |      |                       | ns   |

#### Table 1.63 IIS Slave Mode Interface Characteristics

| Parameter               | Symbol           | Condition       | MIN.                          | TYP. | MAX.                  | Unit |
|-------------------------|------------------|-----------------|-------------------------------|------|-----------------------|------|
| SCK input cycle time    | t <sub>i</sub>   | DNF used        | 200                           |      | 64000                 | ns   |
|                         |                  | DNF not used    | 80                            |      | 64000                 | ns   |
| SCK high width          | t <sub>HC</sub>  |                 | 0.45 × t <sub>i</sub>         |      | 0.55 × t <sub>i</sub> | ns   |
| SCK low width           | t <sub>LC</sub>  |                 | 0.45 × t <sub>i</sub>         |      | 0.55 × t <sub>i</sub> | ns   |
| SCK inputs rise time    | t <sub>RC</sub>  |                 |                               |      | 30                    | ns   |
| SDO outputs delay time  | t <sub>DTR</sub> |                 | -5                            |      | 30                    | ns   |
| SDI/WS input setup time | t <sub>SR</sub>  | filtered (DNF)  | 25 + t <sub>DNFSDI(max)</sub> |      |                       | ns   |
|                         |                  | filter-bypassed | 25                            |      |                       | ns   |
| SDI/WS input hold time  | t <sub>HTR</sub> | filtered (DNF)  | 25 + t <sub>DNFSDI(max)</sub> |      |                       | ns   |
|                         |                  | filter-bypassed | 25                            |      |                       | ns   |

## 1.10.7 PCM-PWM Converter (PCMP)

Table 1.64 PCM-PWM Converter Characteristics

| Parameter                                      | Symbol                                | Condition | MIN.  | TYP. | MAX. | Unit |
|------------------------------------------------|---------------------------------------|-----------|-------|------|------|------|
| Output frequency of<br>High-speed PWM          | f <sub>PWMOP</sub>                    |           | 10    |      | 60   | kHz  |
| Output period time                             | f <sub>PWMOP</sub>                    |           | 16.67 |      |      | μs   |
| Output time difference for<br>each PWM outputs | t <sub>ANOD</sub> , t <sub>BNOD</sub> |           | -10.0 |      | 10.0 | ns   |



Figure 1.55 PCM-PWM Timing Waveform



#### 1.10.8 RS-CAN Interface

```
Condition: AWO = powered, ISO = powered
```

```
EVDD = 3.0 to 5.5 V
```

Measurement according to Section 1.3.1, AC Characteristic Measurement Condition.

The input timings are valid if the digital filter is bypassed.

| Table 1.65 CAN / | AC Characteristics |
|------------------|--------------------|
|------------------|--------------------|

| Parameter              | СТ | Symbol              | Condition                                 | MIN. | TYP. | MAX. | Unit |
|------------------------|----|---------------------|-------------------------------------------|------|------|------|------|
| Transfer rate          | DS | t <sub>FCNn</sub>   | Regular CAN                               |      |      | 1000 | Kbps |
| Internal delay time    | -  | t <sub>INTDEL</sub> | Regular CAN                               |      |      | 37.5 | ns   |
| CAN Node<br>Delay time |    | t <sub>NODE</sub>   | t <sub>CYCLE</sub> = 62.5 ns, regular CAN |      |      | 100  | ns   |
|                        |    |                     |                                           |      |      |      |      |

NOTE

The CAN module of this device is conform to ISO 11898-1. Additionally it is tested according to CAN Conformance Specification (i.e. ISO16845).



Figure 1.56 CAN Interface Waveform





Figure 1.57 CAN Delay Time Definition

#### 1.10.9 CAN-FD Interface

| Table 1.66 | CAN-FD A   | C Characteristics   |
|------------|------------|---------------------|
|            | 0/111 0 /1 | 10 0110100101101100 |

| Parameter              | Symbol | Condition         | MIN. | TYP. | MAX. | Unit |
|------------------------|--------|-------------------|------|------|------|------|
| Transfer rate          | DS     | t <sub>FCNn</sub> |      |      | 8000 | Kbps |
| CAN-FD Node Delay time |        | t <sub>NODE</sub> |      |      | 50   | ns   |

#### Note: CAN node delay time $(t_{NODE})$

= INPUT delay time (t<sub>INPUT</sub>) + Output delay time (t<sub>OUTPUT</sub>)



Figure 1.58 CAN-FD Delay Time Definition



#### **Graphic Module Operating Conditions** 1.11

#### LCD Bus Interface (LCBI) 1.11.1

| Table 1.67                                                                                      | RAM Ope              | eration Mode | AC Characteristics                   |      |                |      |
|-------------------------------------------------------------------------------------------------|----------------------|--------------|--------------------------------------|------|----------------|------|
| Parameter                                                                                       | Symbol               | Condition    | MIN.                                 | TYP. | MAX.           | Unit |
| Cycle time (transfer period)                                                                    | t <sub>CYCr</sub> *1 | slow mode    | CYC <sub>slow</sub> × T – 5          |      |                | ns   |
|                                                                                                 |                      | fast mode    | CYC <sub>fast</sub> × T – 5          |      |                | ns   |
| Address setup time                                                                              | t <sub>ASr</sub>     | slow mode    | (TIAD + TIDW + 2) × T                |      |                | ns   |
| (WRITE mode: A0 falling to<br>CSZ&WRZ falling)<br>(READ mode: A0 falling to<br>CSZ&RDZ falling) |                      | fast mode    | 0                                    |      |                | ns   |
| Address hold time                                                                               | t <sub>AHr</sub>     | slow mode    | (TIDZ + 1) × T – 10                  |      |                | ns   |
| (WRITE mode: WRZ rising to<br>A0&CSZ rising)<br>(READ mode: RDZ rising to<br>A0&CSZ rising)     |                      | fast mode    | _                                    |      |                |      |
| WRITE strobe LOW pulse width                                                                    | t <sub>WRZLr</sub>   | slow mode    | (TIWR + 1) × T – 10                  |      |                | ns   |
|                                                                                                 |                      | fast mode    | _                                    |      |                |      |
| WRITE strobe HIGH pulse width                                                                   | t <sub>WRZHr</sub>   | slow mode    | (TIAD + TIDW + TIDZ<br>+ 3) × T – 10 |      |                | ns   |
|                                                                                                 |                      | fast mode    | (TIDZ + 1) × T – 10                  |      |                | ns   |
| READ strobe LOW pulse width                                                                     | t <sub>RDZLr</sub>   | slow mode    | ((TIRD + 1) × T – 10                 |      |                | ns   |
|                                                                                                 |                      | fast mode    |                                      |      |                |      |
| READ strobe HIGH pulse width                                                                    | t <sub>RDZHr</sub>   | slow mode    | (TIAD + TIDW + TIDZ<br>+ 3) × T – 10 |      |                | ns   |
|                                                                                                 |                      | fast mode    | (TIDZ + 1) × T – 10                  |      |                | ns   |
| Data output setup time                                                                          | t <sub>DOSr</sub>    | slow mode    |                                      |      | (TIDW + 1) × T | ns   |
| (WRITE mode)<br>D[7:0] to CSZ&WRZ falling                                                       |                      | fast mode    |                                      |      | 0              | ns   |
| Data output hold time                                                                           | t <sub>DOHr</sub>    | slow mode    | (TIDZ + 1) × T – 10                  |      |                | ns   |
| WRZ rising to D[7:0]                                                                            |                      | fast mode    |                                      |      |                |      |
| Data input setup time                                                                           | t <sub>DISr</sub>    | slow mode    | 50.0                                 |      |                | ns   |
| [READ mode]<br>D[7:0] to CSZ&RDZ rising                                                         |                      | fast mode    |                                      |      |                |      |
| Data input hold time                                                                            | t <sub>DIHr</sub>    | slow mode    | 1 × T                                |      |                | ns   |
| (READ mode)<br>D[1:0] from CSZ&RDZ rising                                                       |                      | fast mode    | 1 × T                                |      |                |      |
| Output disable Time                                                                             | t <sub>ODr</sub>     | slow mode    | $(TIAD + TIDW + 2) \times T$         |      |                | ns   |
| (vvRITE mode to READ mode)<br>D[7:0] Hi-Z to RDZ falling                                        |                      | fast mode    | 0.0                                  |      |                | ns   |

Note 1. The parameters CYCslow respectively CYCfast, as well as the parameter T are set as described in the UM Section 36.3.1.2, Transfer Speed.

Where the transfer period CYCr (depending on slow or fast mode named CYCslow or CYCfast) corresponds to the settings of the LCBInBCYC register.

Likewise the time for one step of a transfer period T corresponds to the settings of the LCBInCKSEL register, means the PCLK divider setting.





Figure 1.59 LCD Bus Interface RAM Operation Mode (READ)



Figure 1.60 LCD Bus Interface RAM Operation Mode (WRITE)



Figure 1.61 LCD Bus Interface RAM Operation Mode (WRITE/READ switch)



| Table | e 1.6 |
|-------|-------|
|-------|-------|

1.68 E-type Operation Mode AC Characteristics

| Parameter                                             | Symbol                                     | Condition | MIN.                                 | TYP. | MAX.           | Unit |
|-------------------------------------------------------|--------------------------------------------|-----------|--------------------------------------|------|----------------|------|
| Cycle time (transfer period)                          | t <sub>CYCe</sub>                          | slow mode | CYC <sub>slow</sub> × T – 5          |      |                | ns   |
|                                                       |                                            | fast mode | CYC <sub>fast</sub> × T – 5          |      |                | ns   |
| Address setup time                                    | t <sub>ASe</sub>                           | slow mode | $(TMAD + TMDW + 2) \times T$         |      |                | ns   |
| (A0 falling to CSZ&E falling)                         |                                            | fast mode | 0                                    |      |                | ns   |
| Address hold time                                     | t <sub>AHe</sub>                           | slow mode | (TMDZ + 1) × T – 10                  |      |                | ns   |
| (WRZ rising to A0&CSZ rising)                         |                                            | fast mode | _                                    |      |                |      |
| Enable control signal LOW pulse                       | t <sub>ENRLe</sub> /                       | slow mode | (TMED + 1) × T – 10                  |      |                | ns   |
| width                                                 | t <sub>ENWLe</sub>                         | fast mode | _                                    |      |                |      |
| Enable control signal HIGH pulse width                | t <sub>ENRHe</sub> /<br>t <sub>ENWHe</sub> | slow mode | (TMAD + TMDW +<br>TMDZ + 3) × T – 10 |      |                | ns   |
|                                                       |                                            | fast mode | (TMDZ + 1) × T – 10                  |      |                | ns   |
| Data output setup time                                | t <sub>DOSe</sub>                          | slow mode |                                      |      | (TMDW + 1) × T | ns   |
| (WRITE mode)<br>D[7:0]&WRZ to E falling               |                                            | fast mode |                                      |      | 0              | ns   |
| Data output hold time                                 | t <sub>DOHe</sub>                          | slow mode | (TMDZ + 1) × T – 10                  |      |                | ns   |
| (WRITE mode)<br>E rising to D[7:0]                    |                                            | fast mode | _                                    |      |                |      |
| Data input setup time                                 | t <sub>DISe</sub>                          | slow mode | 50.0                                 |      |                | ns   |
| (READ mode)<br>D[7:0] to CSZ&E rising                 |                                            | fast mode | _                                    |      |                |      |
| Data input hold time                                  | t <sub>DIHe</sub>                          | slow mode | 1 × T                                |      |                | ns   |
| (READ mode)<br>D[1:0] from CSZ&E rising               |                                            | fast mode | 1 × T                                |      |                | ns   |
| Output disable Time                                   | t <sub>ODe</sub>                           | slow mode | (TMAD + TMDW + 2) × T                |      |                | ns   |
| (WRITE mode to READ mode)<br>D[7:0] Hi-Z to E falling |                                            | fast mode | 0.0                                  |      |                | ns   |





Figure 1.62 LCD Bus Interface E-type Operation Mode (READ)



Figure 1.63 LCD Bus Interface E-type Operation Mode (WRITE)





Figure 1.64 LCD Bus Interface E-type Operation Mode (WRITE/READ switch)



# 1.12 Flash Characteristics

#### 1.12.1 Code Flash

The code flash memory is shipped in the erase state. If the code flash memory is read where it has not been written after erasure (no write condition), an ECC error is generated, resulting in the occurrence of an exception.

| Table 1.69 | <b>Basic Characteristics</b> |  |
|------------|------------------------------|--|
|            |                              |  |

| Parameter                                                           | Symbol            | Condition                  | MIN.   | TYP. | MAX.  | Unit  |
|---------------------------------------------------------------------|-------------------|----------------------------|--------|------|-------|-------|
| Operation frequency                                                 | f <sub>PCLK</sub> |                            | 4      |      | 60    | MHz   |
| Operation voltage (actual<br>supply voltage is equal to<br>REG1VCC) | V <sub>dd</sub>   |                            | 2.7    |      | 5.5   | V     |
| Number of rewrites                                                  | CWRT              | Data retention of 20 years | 1000.0 |      |       | times |
| Programming<br>temperature (Ta)                                     | TPRG              |                            | -40.0  |      | 105.0 | °C    |

**Note:** Retention period under average Ta = 85°C. This is the period starting on completion of a successful erasure of the code flash memory.

| Table 1.70 | Timing | <b>Characteristics</b> |
|------------|--------|------------------------|
|------------|--------|------------------------|

| Parameter        | Symbol | Condition                   |        | MIN. | TYP. | MAX. | Unit |
|------------------|--------|-----------------------------|--------|------|------|------|------|
| Programming time |        | f <sub>PCLK</sub> ≥ 20 MHz  | 256 B  |      | 2    | 6    | ms   |
|                  |        | P/E < 100 times             | 8 KB   |      | 50   | 90   | ms   |
|                  |        |                             | 32 KB  |      | 200  | 360  | ms   |
|                  |        |                             | 128 KB |      | 800  | 1440 | ms   |
|                  |        | f <sub>PCLK</sub> ≥ 20 MHz  | 256 B  |      | 2.4  | 7.2  | ms   |
|                  |        | $P/E \ge 100 \text{ times}$ | 8 KB   |      | 60   | 108  | ms   |
|                  |        |                             | 32 KB  |      | 240  | 432  | ms   |
|                  |        |                             | 128 KB |      | 960  | 1728 | ms   |
| Erase Time       |        | f <sub>PCLK</sub> ≥ 20 MHz  | 8 KB   |      | 50   | 120  | ms   |
|                  |        | P/E < 100 times             | 32 KB  |      | 200  | 480  | ms   |
|                  |        |                             | 128 KB |      | 800  | 1750 | ms   |
|                  |        | f <sub>PCLK</sub> ≥ 20 MHz  | 8 KB   |      | 60   | 144  | ms   |
|                  |        | $P/E \ge 100 \text{ times}$ | 32 KB  |      | 240  | 576  | ms   |
|                  |        |                             | 128 KB |      | 960  | 2100 | ms   |



#### 1.12.2 Data Flash

The data flash memory is shipped in the erased state. If the data flash memory is read where it has not been written after erasure (no write condition), an ECC error is generated, resulting in the occurrence of an exception.

Condition:  $T_j = -40^{\circ}C \text{ to } + T_{Jmax}$ AWO = powered, ISO = powered

| Table 1.71 Basic Characteristic |
|---------------------------------|
|---------------------------------|

| Parameter                                                           | Symbol            | Condition                     | MIN.  | TYP. | MAX.  | Unit  |
|---------------------------------------------------------------------|-------------------|-------------------------------|-------|------|-------|-------|
| Operation frequency                                                 | f <sub>PCLK</sub> |                               | 4     |      | 60    | MHz   |
| Operation voltage (actual<br>supply voltage is equal to<br>REG1VCC) | V <sub>dd</sub>   |                               | 2.7   |      | 5.5   | V     |
| Number of rewrites                                                  | CWRT              | Data retention of<br>20 years | 125 k |      |       | times |
|                                                                     |                   | Data retention of<br>3 years  | 250 k |      |       | times |
| Programming<br>temperature (Ta)                                     | TPRG              |                               | -40.0 |      | 105.0 | °C    |

**Note:** Retention period under average Ta = 85°C. This is the period starting on completion of a successful erasure of the code flash memory.

#### Table 1.72Timing Characteristics

| Parameter        | Symbol | Condition                  |       | MIN. | TYP. | MAX. | Unit |
|------------------|--------|----------------------------|-------|------|------|------|------|
| Programming time |        | f <sub>PCLK</sub> ≥ 20 MHz | 4 B   |      | 0.3  | 1.7  | ms   |
|                  |        |                            | 64 B  |      | 4.8  | 13   | ms   |
| Erase Time       |        | f <sub>PCLK</sub> ≥ 20 MHz | 64 B  |      | 3    | 10   | ms   |
|                  |        |                            | 32 KB |      | 1.6  | 5.2  | s    |
| Blank check time |        | f <sub>PCLK</sub> ≥ 20 MHz | 4 B   |      |      | 30   | μs   |
|                  |        |                            | 64 B  |      |      | 100  | μs   |



#### **Power Supply Current** 1.13

#### 1.13.1 **Operation Current Consumption**

Clock setting: CPU: 120 MHz, AXI: 60 MHz, APB: 60 MHz IO current: The input/output current is mainly part of the special application use case and not covered in this "Power supply current". Excluded from this are some currents that need to be considered separately. Please apply both dynamic and static current for total current of each domain. AWO = powered, ISO = powered

**Table 1.73 Dynamic Current** 

| Parameter                                | Symbol                | Condition              | MIN. | TYP. | MAX. | Unit |
|------------------------------------------|-----------------------|------------------------|------|------|------|------|
| Operation Current of REG0V <sub>CC</sub> | I <sub>OREG0VCC</sub> | REG0VCC = 3.0 to 5.5 V |      |      | 2    | mA   |
| Operation Current of REG1V <sub>CC</sub> | I <sub>OREG1VCC</sub> | REG1VCC = 3.0 to 5.5 V |      |      | 70   | mA   |

Remark: OSCVCC current depend on frequency and external logics for Main oscillator. Detail specs please refer to Section 1.5.10.1, Main Oscillator.

#### **Table 1.74 Static Current**

| Parameter                             | Symbol                | Condition              | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|-----------------------|------------------------|------|------|------|------|
| Static Current of REG0V <sub>CC</sub> | I <sub>SREG0VCC</sub> | REG0VCC = 3.0 to 5.5 V |      |      | 3    | mA   |
| Static Current of REG1V <sub>CC</sub> | I <sub>SREG1VCC</sub> | REG1VCC = 3.0 to 5.5 V |      |      | 75   | mA   |



### 1.13.2 Stand-by Current Consumption

| Condition: | $\begin{array}{l} T_{j}=-40^{\circ}\text{C to 85}^{\circ}\text{C} \\ \text{Vss}=\text{OSCVss}=\text{REGnVss}=\text{EVss}=\text{BnVss}=\text{ISMVss}=\text{ZPDVss}=\text{A0Vss}=0 \text{ V} \\ \text{Clock setting:} \\ f_{\text{RL}}: \text{ On} \\ \text{IO current: The input/output current is mainly part of the special application use case and not covered in this "Power supply current". Excluded from this are some currents that need to be considered separately. \\ \text{AWO} = \text{powered}, \text{ISO} = \text{Off.} \\ \text{Typ condition indicate following condition} \\ - \text{Each VCC set to 5.0 V} \\ - \text{T}_{j} = 25^{\circ}\text{C} \end{array}$ |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | - Ij = 25 C<br>- Device = center condition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Table 1.75Stand-by Current

| Parameter                              | Symbol               | Condition                                                                                   | MIN. | TYP. | MAX. | Unit |
|----------------------------------------|----------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| Operation Current of                   | IOSCVCC              | f <sub>XT</sub> : On, f <sub>X</sub> : Off                                                  |      |      | 4    | μA   |
| OSCV <sub>CC</sub>                     |                      | f <sub>XT</sub> : On, f <sub>X</sub> : Off,<br>Each VCC set to 5.0 V, T <sub>j</sub> = 25°C |      |      | 2    | μA   |
|                                        |                      | $f_{XT}$ : Off, $f_X$ : On <sup>*1</sup><br>Each VCC set to 5.0 V, $T_j = 25^{\circ}C$      |      |      | 340  | μA   |
|                                        |                      | f <sub>XT</sub> : Off, f <sub>X</sub> : Off<br>Possible to turn off                         |      |      | 1    | μA   |
| Leakage Current of REG1V <sub>CC</sub> | I <sub>REG1VCC</sub> | Possible to turn off                                                                        |      | 2    | 3    | μA   |
| Leakage Current of A0V <sub>REF</sub>  | I <sub>A0VREF</sub>  | Possible to turn off<br>< A0V <sub>CC</sub>                                                 |      | 0.1  | 1    | μA   |
| Operation Current of $EV_{CC}$         | IEVCC                | T <sub>j</sub> = 85°C                                                                       |      | 1    | 20   | μA   |
|                                        |                      | Each VCC set to 5.0 V, T <sub>j</sub> = 25°C                                                |      |      | 1    | μA   |
| Leakage Current of ZPDVCC              | IZPDVCC              | Possible to turn off                                                                        |      | 0.1  | 2    | μA   |

Note 1. Main oscillator current depend on frequency (AMPSEL setting) and external logics. Detail specs please refer to Section 1.5.10.1, Main Oscillator.



# Section 2 Package

# 2.1 Junction-to-Ambient Resistance

The simplest method to determine the actual chip temperature is to use the single resistance metric of  $\theta$ ja. The following equation may be used:

 $Tj = Ta + (Ptot \times \theta ja)$ 

- Tj: is the chip junction temperature in [°C]
- Ta: is the ambient temperature (according to JEDEC standard JESD51-2A) in [°C]
- Ptot: is the total power consumption (refer to section DC characteristic) in [W]
- $\theta$  ja is the thermal resistance between junction and ambient in [°C/W]

This simple metric considers the test board properties in a natural convection environment. The thermal resistance is derived from a defined test fixture (JEDEC) or simulation of such test fixture using a 3D simulation with a detailed model. Since real application is usually quite different from this environment, the error in determining the maximum Tj can be quite big. The amount of deviation depends entirely on the application and can easily reach >30%.

A sufficient margin to Tjmax must be applied, considering the simulation error.

| Table 2.1 | Thermal resi  | stance – J | lunction-to- | ambient | resistance |
|-----------|---------------|------------|--------------|---------|------------|
|           | i nermai resi | stance – J | unction-to-  | amplent | resistance |

| Device           | Symbol | Condition | Package | Value | Unit |
|------------------|--------|-----------|---------|-------|------|
| D1S1 (R7F701417) | θја    | JEDEC     | QFP144  | 37.9  | °C/W |



# 2.2 Device Packages

# 2.2.1 D1S1 Device (R7F701417)



Figure 2.1 144-pin Plastic QFP, 0.5 mm Pin-pitch



## REVISION HISTORY RH850/D1L/D1M Datasheet

| Boy  | Data         | Description |                      |  |  |  |
|------|--------------|-------------|----------------------|--|--|--|
| Rev. | Page         |             | Summary              |  |  |  |
| 1.00 | Jan 07, 2019 | _           | First Edition issued |  |  |  |

All trademarks and registered trademarks are the property of their respective owners.



#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for
  the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by
  you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Refer to "http://www.renesas.com/" for the latest and detailed information.

(Rev.4.0-1 November 2017)

# RENESAS

#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan **Renesas Electronics America Inc.** 1001 Murphy Ranch Road, Milpitas, CA 9503 Tel: +1-408-432-8888, Fax: +1-408-434-535 . CA 95035, U.S.A Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700 **Renesas Electronics Europe GmbH** Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 **Renesas Electronics Hong Kong Limited** Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 . pro Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Java, Selangor Darul Ehsan, Malavsia Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indi Tel: +91-80-67208700, Fax: +91-80-67208777 Indiranagar, Bangalore 560 038, India Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338