# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.



#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### DATA SHEET



# MOS INTEGRATED CIRCUIT $\mu$ PD16635

# 240-OUTPUT TFT-LCD SOURCE DRIVER (COMPATIBLE WITH 64 GRAY SCALES)

The  $\mu$ PD16635 is a source driver for TFT-LCDs capable of dealing with displays with 64 gray scales. Data input is based on digital input configured as 6 bits by 6 dots (2 pixels), which can realize a full-color display of 260,000 colors by output of 64 values  $\gamma$ -corrected by an internal D/A converter and 5-by-2 external power modules. Because the output dynamic range is as large as 11.5 V<sub>P-P</sub>, level inversion operation of the LCD's common electrode is rendered unnecessary. Also, to be able to deal with full-dot inversion when mounted on a single side, this source driver is equipped with a built-in 6-bit D/A converter circuit whose odd output pins and even output pins respectively output gray scale voltages of differing polarity. Assuring a maximum clock frequency of 33 MHz when driving at 3.0 V, this driver is applicable to SVGA-standard TFT-LCD panels.

#### **FEATURES**

- Capable of outputting 64 values by means of 5-by-2 external power modules (10 units) and a D/A converter
- Output dynamic range 11.5 VP-P min. (@ VDD2 = 13.5 V)
- · CMOS level input
- Input of 6 bits (gradation data) by 6 dots
- High-speed data transfer: f<sub>max.</sub> = 33 MHz (internal data transfer speed when operating at 3.0 V)
- 240 outputs
- · Dedicaded full-dot inversion driver
- Single-sided mounting possible (loaded with slim TCP)

#### ORDERING INFORMATION

| Part Number   | Package           |
|---------------|-------------------|
| μPD16635N-××× | TCP (TAB package) |

The TCP's external shape is customized. To order your TCP's external shape, please contact a NEC salesperson.



#### 1. BLOCK DIAGRAM



# 2. RELATIONSHIP BETWEEN OUTPUT CIRCUIT AND D/A CONVERTER



| POL | S <sub>2n-1</sub>                | S <sub>2n</sub>                  |
|-----|----------------------------------|----------------------------------|
| L   | V <sub>0</sub> to V <sub>4</sub> | V <sub>5</sub> to V <sub>9</sub> |
| Н   | V <sub>5</sub> to V <sub>9</sub> | V <sub>0</sub> to V <sub>4</sub> |

 $S_{2n-1}$  (odd output),  $S_{2n}$  (even output)  $n=1,\,2,\,\cdots\cdots,\,120$ 



# 3. PIN CONFIGURATION ( $\mu$ PD16635N- $\times\times\times$ )



This figure shows the pin connection, not a TCP package.



#### 4. PIN FUNCTIONS

| Pin Symbol                         | Pin Name                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S <sub>1</sub> to S <sub>240</sub> | Driver output                        | The D/A converted 64-gray-scale analog voltage is output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| D <sub>00</sub> to D <sub>05</sub> | Display data input                   | The display data is input with a width of 36 bits, viz., the gray scale data (6 bits) by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| D <sub>10</sub> to D <sub>15</sub> | -                                    | 6 dots (2 pixels).  Dxo: LSB, Dx5: MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D <sub>20</sub> to D <sub>25</sub> | -                                    | 5.0. 255, 5.0. Mos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D <sub>31</sub> to D <sub>35</sub> | -                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D <sub>40</sub> to D <sub>45</sub> | -                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| D <sub>50</sub> to D <sub>55</sub> | -                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| R/L                                | Shift direction switching input      | These refer to the start pulse input/output pins when cascades are connected. The shift directions of the shift registers are as follows.<br>R/ $\bar{L}$ = H: STHR input, S <sub>1</sub> $\rightarrow$ S <sub>240</sub> , STHL output R/ $\bar{L}$ = L: STHL input, S <sub>240</sub> $\rightarrow$ S <sub>1</sub> , STHR output                                                                                                                                                                                                                                                                    |
| STHR                               | Right shift start pulse input/output | $R/\overline{L} = H$ : Becomes the start pulse input pin.<br>$R/\overline{L} = L$ : Becomes the start pulse output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| STHL                               | Left shift start pulse input/output  | $R/\bar{L} = H$ : Becomes the start pulse output pin.<br>$R/\bar{L} = L$ : Becomes the start pulse input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CLK                                | Shift clock input                    | Refers to the shift register's shift clock input. The display data is incorporated into the data register at the rising edge. At the rising edge of the 40th clock after the start pulse input, the start pulse output reaches the high level, thus becoming the start pulse of the next-stage driver. The initial-stage driver's 40th clock becomes valid as the next-stage driver's start pulse is input. If 42 clock pulses are input after input of the start pulse, input of display data is halted automatically. The contents of the shift register are cleared at the STB's rising edge.    |
| STB                                | Latch input                          | The contents of the data register are transferred to the latch at the rising edge.  And, at the falling edge, the gray scale voltage is supplied to the driver. It is necessary to ensure input of one pulse per horizontal period.                                                                                                                                                                                                                                                                                                                                                                 |
| POL                                | Polarity input                       | POL = L; The S <sub>2n-1</sub> output uses V <sub>0</sub> to V <sub>4</sub> as the reference supply; and the S <sub>2n</sub> output uses V <sub>5</sub> to V <sub>9</sub> as the reference supply.  POL = H; The S <sub>2n-1</sub> output uses V <sub>5</sub> to V <sub>9</sub> as the reference supply; and the S <sub>2n</sub> output uses V <sub>0</sub> to V <sub>4</sub> as the reference supply.  S <sub>2n-1</sub> indicates the odd output; and S <sub>2n</sub> indicates the even output.  Input of the POL signal is allowed the setup time (tpol-stb) with respect to STB's rising edge. |
| Vo to V9                           | $\gamma$ -corrected power supplies   | Input the $\gamma$ -corrected power supplies from outside. Make sure to maintain the following relationships. During the gray scale voltage output, be sure to keep the gray scale level power supply at a constant level. $V_{DD2} > V_0 > V_1 > V_2 > V_3 > V_4 > V_5 > V_6 > V_7 > V_8 > V_9 > V_{SS2}$                                                                                                                                                                                                                                                                                          |
| TEST                               | Test pin                             | Set it to "OPEN".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| V <sub>DD1</sub>                   | Logic power supply                   | 3.3 V ± 0.3 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| V <sub>DD2</sub>                   | Driver power supply                  | 11.0 V to 13.5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Vss1                               | Logic ground                         | Grounding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Vss2                               | Driver ground                        | Grounding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

- Cautions 1. The power start sequence must be V<sub>DD1</sub>, logic input, and V<sub>DD2</sub> & V<sub>0</sub> to V<sub>9</sub> in that order. Reverse this sequence to shut down. (Simultaneous power application to V<sub>DD2</sub> and V<sub>0</sub> to V<sub>9</sub> is possible.)
  - 2. To stabilize the supply voltage, please be sure to insert a 0.1  $\mu$ F bypass capacitor between V<sub>DD1</sub>-V<sub>SS1</sub> and V<sub>DD2</sub>-V<sub>SS2</sub>. Furthermore, for increased precision of the D/A converter, insertion of a bypass capacitor of about 0.01  $\mu$ F is also advised between the  $\gamma$ -corrected power supply terminals (V<sub>0</sub>, V<sub>1</sub>, V<sub>2</sub>, ..., V<sub>9</sub>) and V<sub>SS2</sub>.



#### 5. RELATIONSHIP BETWEEN INPUT DATA AND OUTPUT VOLTAGE VALUE

This product incorporates a 6-bit D/A converter whose odd output pins and even output pins output respectively gray scale voltages of differing polarity with respect to the LCD's counter electrode (common electrode) voltage. The D/A converter consists of ladder resistors and switches. The ladder resistors  $r_0$  to  $r_0$  are so designed that the ratios between the LCD panel's  $\gamma$ -corrected voltages and  $r_0$ 0' to  $r_0$ 1' and  $r_0$ 2' are roughly equal; and their respective resistance values are as shown on page 9. Among the 5-by-2  $r_0$ 2-corrected voltages, input gray scale voltages of the same polarity with respect to the common voltage, for the respective five  $r_0$ 2-corrected voltages of  $r_0$ 3 to  $r_0$ 4 and  $r_0$ 5 to  $r_0$ 8. If fine gray scale voltage precision is not necessary, the voltage follower circuit supplied to the  $r_0$ 2-corrected power supplies  $r_0$ 4 to  $r_0$ 8 can be deleted.

Figure 1 shows the relationship between the driving voltages such as liquid-crystal driving voltages  $V_{DD2}$  and  $V_{SS2}$ , common electrode potential  $V_{COM}$ , and  $\gamma$ -corrected voltages  $V_0$  to  $V_9$  and the input data. Be sure to maintain the voltage relationships of  $V_{DD2} > V_0 > V_1 > V_2 > V_3 > V_4 > V_5 > V_6 > V_7 > V_8 > V_9 > V_{SS2}$ . Figures 2-1 and 2-2 show the relationship between the input data and the output data. Table 1 shows the resistance values of the resistor strings.

This driver IC is designed for single-sided dot inversion mounting. Therefore, it cannot be used in double-sided mounting.



Figure 1. Relationship Between Input Data and Output Voltage



#### **Resistor Strings**

Figure 2-1. Relationship Between Input Data and Output Voltage:  $V_{DD2} > V_0 > V_1 > V_2 > V_3 > V_4 > V_5$ 



| Data                                                 | _                          |                                 | D <sub>X3</sub>                 |                                 |                                      |                                 | Output Voltage                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|------------------------------------------------------|----------------------------|---------------------------------|---------------------------------|---------------------------------|--------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 00н<br>01н<br>02н<br>03н<br>04н<br>05н<br>06н        | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | $\begin{array}{cccc} V_0' & V_0 \\ V_1' & V_1 + (V_0 - V_1) \times 4500/5300 \\ V_2' & V_1 + (V_0 - V_1) \times 3700/5300 \\ V_3' & V_1 + (V_0 - V_1) \times 2900/5300 \\ V_4' & V_1 + (V_0 - V_1) \times 2200/5300 \\ V_5' & V_1 + (V_0 - V_1) \times 1500/5300 \\ V_6' & V_1 + (V_0 - V_1) \times 900/5300 \\ V_7' & V_1 + (V_0 - V_1) \times 400/5300 \\ \end{array}$                                                         |  |
| 08н<br>09н<br>0Ан<br>0Вн<br>0Сн<br>0Он<br>0Ен<br>0Fн | 0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | $ \begin{array}{c ccccc} V_8' & V_1 \\ V_9' & V_2 + (V_1 - V_2) \times 3600/4000 \\ V_{10'} & V_2 + (V_1 - V_2) \times 3300/4000 \\ V_{11'} & V_2 + (V_1 - V_2) \times 3300/4000 \\ V_{12'} & V_2 + (V_1 - V_2) \times 2700/4000 \\ V_{13'} & V_2 + (V_1 - V_2) \times 2400/4000 \\ V_{14'} & V_2 + (V_1 - V_2) \times 2200/4000 \\ V_{15'} & V_2 + (V_1 - V_2) \times 2000/4000 \\ \end{array} $                                |  |
| 10H<br>11H<br>12H<br>13H<br>14H<br>15H<br>16H        | 0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | $\begin{array}{cccc} V_{16}' & V_2 + (V_1 - V_2) \times 1800/4000 \\ V_{17}' & V_2 + (V_1 - V_2) \times 1600/4000 \\ V_{18}' & V_2 + (V_1 - V_2) \times 1400/4000 \\ V_{19}' & V_2 + (V_1 - V_2) \times 1300/4000 \\ V_{20}' & V_2 + (V_1 - V_2) \times 1200/4000 \\ V_{21}' & V_2 + (V_1 - V_2) \times 1100/4000 \\ V_{22}' & V_2 + (V_1 - V_2) \times 1000/4000 \\ V_{23}' & V_2 + (V_1 - V_2) \times 900/4000 \\ \end{array}$ |  |
| 18н<br>19н<br>1Ан<br>1Вн<br>1Сн<br>1Dн<br>1Ен        | 0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>1<br>1      | 1<br>1<br>1<br>1<br>1<br>1      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                            |  |
| 20H<br>21H<br>22H<br>23H<br>24H<br>25H<br>26H<br>27H | 1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0           | 0<br>1<br>0<br>1<br>0<br>1      | $\begin{array}{c cccc} V_{32}' & V_2 \\ V_{33}' & V_3 + (V_2 - V_3) \times 2600/2700 \\ V_{34}' & V_3 + (V_2 - V_3) \times 2500/2700 \\ V_{36}' & V_3 + (V_2 - V_3) \times 2400/2700 \\ V_{36}' & V_3 + (V_2 - V_3) \times 2300/2700 \\ V_{37}' & V_3 + (V_2 - V_3) \times 2200/2700 \\ V_{38}' & V_3 + (V_2 - V_3) \times 2100/2700 \\ V_{39}' & V_3 + (V_2 - V_3) \times 2000/2700 \\ \end{array}$                             |  |
| 28н<br>29н<br>2Ан<br>2Вн<br>2Сн<br>2Dн<br>2Ен<br>2Fн | 1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                             |  |
| 30н<br>31н<br>32н<br>33н<br>34н<br>35н<br>36н<br>37н | 1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0           | 0<br>1<br>0<br>1<br>0<br>1      | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                             |  |
| 38н<br>39н<br>3Ан<br>3Вн<br>3Сн<br>3Dн<br>3Ен<br>3Fн | 1 1 1 1 1 1 1 1            | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | $\begin{array}{c cccc} V_{56}' & V_3 \\ V_{57'} & V_4 + (V_3 - V_4) \times 2300/2500 \\ V_{58'} & V_4 + (V_3 - V_4) \times 2100/2500 \\ V_{59'} & V_4 + (V_3 - V_4) \times 1800/2500 \\ V_{60'} & V_4 + (V_3 - V_4) \times 1500/2500 \\ V_{61'} & V_4 + (V_3 - V_4) \times 1200/2500 \\ V_{62'} & V_4 + (V_3 - V_4) \times 800/2500 \\ V_{63'} & V_4 \end{array}$                                                                |  |

Caution  $\,$  V4 and V5 are interconnected inside the IC by resistors r4-5 (9 k $\!\Omega).$ 



#### **Resistor Strings**

Figure 2-1. Relationship Between Input Data and Output Voltage:  $V_4 > V_5 > V_6 > V_7 > V_8 > V_9 > V_{SS2}$ 



| Data                                                 | Dys                             | D <sub>X4</sub>                 | D <sub>Y3</sub>                 | Dx2                             | D <sub>Y1</sub>                      | Dxo                             |                                                              | Output Voltage                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--------------------------------------|---------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00H<br>01H<br>02H<br>03H<br>04H<br>05H<br>06H        | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1      | 0<br>1<br>0<br>1<br>0<br>1<br>0 | Vo"<br>V1"<br>V2"<br>V3"<br>V4"<br>V5"<br>V6"<br>V7"         | $\begin{array}{c} V_9 \\ V_9 + (V_8 - V_9) \times 800/5300 \\ V_9 + (V_8 - V_9) \times 1600/5300 \\ V_9 + (V_8 - V_9) \times 2400/5300 \\ V_9 + (V_8 - V_9) \times 3100/5300 \\ V_9 + (V_8 - V_9) \times 3800/5300 \\ V_9 + (V_8 - V_9) \times 4400/5300 \\ V_9 + (V_8 - V_9) \times 4900/5300 \\ \end{array}$                                                                                         |
| 08H<br>09H<br>0AH<br>0BH<br>0CH<br>0DH<br>0EH        | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | V8" V9" V10" V11" V12" V13" V14" V15"                        | $ \begin{array}{c} V_8 \\ V_8 + (V_7 - V_8) \times & 400/4000 \\ V_8 + (V_7 - V_8) \times & 700/4000 \\ V_8 + (V_7 - V_8) \times & 1000/4000 \\ V_8 + (V_7 - V_8) \times & 1300/4000 \\ V_8 + (V_7 - V_8) \times & 1600/4000 \\ V_8 + (V_7 - V_8) \times & 1800/4000 \\ V_8 + (V_7 - V_8) \times & 2000/4000 \\ \end{array} $                                                                          |
| 10н<br>11н<br>12н<br>13н<br>14н<br>15н<br>16н<br>17н | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | V16"<br>V17"<br>V18"<br>V19"<br>V20"<br>V21"<br>V22"<br>V22" | $ \begin{array}{l} V_8 + (V_7 - V_8) \times 2200/4000 \\ V_8 + (V_7 - V_8) \times 2400/4000 \\ V_8 + (V_7 - V_8) \times 2600/4000 \\ V_8 + (V_7 - V_8) \times 2700/4000 \\ V_8 + (V_7 - V_8) \times 2800/4000 \\ V_8 + (V_7 - V_8) \times 2900/4000 \\ V_8 + (V_7 - V_8) \times 3000/4000 \\ V_8 + (V_7 - V_8) \times 3100/4000 \\ V_8 + (V_7 - V_8) \times 3100/4000 \\ \end{array} $                 |
| 18н<br>19н<br>1Ан<br>1Вн<br>1Сн<br>1Dн<br>1Ен        | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | V24"<br>V25"<br>V26"<br>V27"<br>V28"<br>V29"<br>V30"<br>V31" | $ \begin{array}{c} V_8 + (V_7 - V_8) \times 3200/4000 \\ V_8 + (V_7 - V_8) \times 3300/4000 \\ V_8 + (V_7 - V_8) \times 3400/4000 \\ V_8 + (V_7 - V_8) \times 3500/4000 \\ V_8 + (V_7 - V_8) \times 3600/4000 \\ V_8 + (V_7 - V_8) \times 3700/4000 \\ V_8 + (V_7 - V_8) \times 3800/4000 \\ V_8 + (V_7 - V_8) \times 3800/4000 \\ V_8 + (V_7 - V_8) \times 3900/4000 \\ \end{array} $                 |
| 20h<br>21h<br>22h<br>23h<br>24h<br>25h<br>26h<br>27h | 1<br>1<br>1<br>1<br>1<br>1      | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | V32"<br>V33"<br>V34"<br>V35"<br>V36"<br>V37"<br>V38"<br>V39" | $ \begin{vmatrix} V_7 \\ V_7 + (V_6 - V_7) \times & 100/2700 \\ V_7 + (V_6 - V_7) \times & 200/2700 \\ V_7 + (V_6 - V_7) \times & 300/2700 \\ V_7 + (V_6 - V_7) \times & 400/2700 \\ V_7 + (V_6 - V_7) \times & 500/2700 \\ V_7 + (V_6 - V_7) \times & 600/2700 \\ V_7 + (V_6 - V_7) \times & 700/2700 \\ \end{vmatrix} $                                                                              |
| 28h<br>29h<br>2Ah<br>2Bh<br>2Ch<br>2Dh<br>2Eh<br>2Fh | 1<br>1<br>1<br>1<br>1<br>1      | 0<br>0<br>0<br>0<br>0<br>0      | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | V40"<br>V41"<br>V42"<br>V43"<br>V44"<br>V45"<br>V46"<br>V47" | $ \begin{array}{c} V_7 + (V_6 - V_7) \times & 800/2700 \\ V_7 + (V_6 - V_7) \times & 900/2700 \\ V_7 + (V_6 - V_7) \times & 1000/2700 \\ V_7 + (V_6 - V_7) \times & 1100/2700 \\ V_7 + (V_6 - V_7) \times & 1200/2700 \\ V_7 + (V_6 - V_7) \times & 1300/2700 \\ V_7 + (V_6 - V_7) \times & 1400/2700 \\ V_7 + (V_6 - V_7) \times & 1500/2700 \\ V_7 + (V_6 - V_7) \times & 1500/2700 \\ \end{array} $ |
| 30н<br>31н<br>32н<br>33н<br>34н<br>35н<br>36н<br>37н | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>0<br>0      | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1      | V48" V49" V50" V51" V52" V53" V54" V55"                      | $ \begin{array}{c} V_7 + (V_6 - V_7) \times 1600/2700 \\ V_7 + (V_6 - V_7) \times 1700/2700 \\ V_7 + (V_6 - V_7) \times 1800/2700 \\ V_7 + (V_6 - V_7) \times 1800/2700 \\ V_7 + (V_6 - V_7) \times 2000/2700 \\ V_7 + (V_6 - V_7) \times 2100/2700 \\ V_7 + (V_6 - V_7) \times 2100/2700 \\ V_7 + (V_6 - V_7) \times 2300/2700 \\ V_7 + (V_6 - V_7) \times 2500/2700 \\ \end{array} $                 |
| 38н<br>39н<br>3Ан<br>3Вн<br>3Сн<br>3Dн<br>3Ен<br>3Fн | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>0 | V56"<br>V57"<br>V58"<br>V59"<br>V60"<br>V61"<br>V62"<br>V63" | $ \begin{array}{c} V_6 \\ V_6 + (V_5 - V_6) \times & 200/2500 \\ V_6 + (V_5 - V_6) \times & 400/2500 \\ V_6 + (V_5 - V_6) \times & 700/2500 \\ V_6 + (V_5 - V_6) \times & 1000/2500 \\ V_6 + (V_5 - V_6) \times & 1300/2500 \\ V_6 + (V_5 - V_6) \times & 1700/2500 \\ V_5 \end{array} $                                                                                                               |

Caution  $\,$  V4 and V5 are interconnected inside the IC by resistors r4-5 (9 k $\!\Omega).$ 



# Ladder Resistance Values (ro to ro2): Reference Value

| V V -                             | Resistor<br>Name | Resistance Value ( $\Omega$ ) | Resistor<br>Name | Resistance Value ( $\Omega$ ) | - V V           |
|-----------------------------------|------------------|-------------------------------|------------------|-------------------------------|-----------------|
| V₀, V9 —►                         | <b>r</b> o       | 800                           | <b>r</b> 32      | 100                           | <b>⊸</b> V2, V7 |
|                                   | r <sub>1</sub>   | 800                           | <b>r</b> 33      | 100                           |                 |
|                                   | <b>r</b> 2       | 800                           | <b>r</b> 34      | 100                           |                 |
|                                   | <b>r</b> 3       | 700                           | <b>r</b> 35      | 100                           |                 |
|                                   | r <sub>4</sub>   | 700                           | <b>r</b> 36      | 100                           |                 |
|                                   | <b>ľ</b> 5       | 600                           | <b>r</b> 37      | 100                           |                 |
|                                   | r <sub>6</sub>   | 500                           | <b>r</b> 38      | 100                           |                 |
| ., .,                             | <b>r</b> 7       | 400                           | <b>r</b> 39      | 100                           |                 |
| V1, V8 ─►                         | r <sub>8</sub>   | 400                           | <b>r</b> 40      | 100                           |                 |
|                                   | <b>r</b> 9       | 300                           | <b>r</b> 41      | 100                           |                 |
|                                   | <b>r</b> 10      | 300                           | <b>r</b> 42      | 100                           |                 |
|                                   | <b>r</b> 11      | 300                           | <b>r</b> 43      | 100                           |                 |
|                                   | <b>ľ</b> 12      | 300                           | <b>r</b> 44      | 100                           |                 |
|                                   | <b>ľ</b> 13      | 200                           | <b>r</b> 45      | 100                           |                 |
|                                   | <b>r</b> 14      | 200                           | <b>r</b> 46      | 100                           |                 |
|                                   | <b>ľ</b> 15      | 200                           | <b>r</b> 47      | 100                           |                 |
|                                   | <b>ľ</b> 16      | 200                           | <b>r</b> 48      | 100                           |                 |
|                                   | <b>ľ</b> 17      | 200                           | <b>r</b> 49      | 100                           |                 |
|                                   | <b>r</b> 18      | 100                           | <b>r</b> 50      | 100                           |                 |
|                                   | <b>ľ</b> 19      | 100                           | <b>r</b> 51      | 100                           |                 |
|                                   | <b>r</b> 20      | 100                           | <b>r</b> 52      | 100                           |                 |
|                                   | <b>ľ</b> 21      | 100                           | <b>r</b> 53      | 200                           |                 |
|                                   | <b>ľ</b> 22      | 100                           | <b>r</b> 54      | 200                           |                 |
|                                   | <b>r</b> 23      | 100                           | <b>r</b> 55      | 200                           | ., .,           |
|                                   | <b>ľ</b> 24      | 100                           | <b>r</b> 56      | 200                           | <b>→</b> V3, V6 |
|                                   | <b>r</b> 25      | 100                           | <b>r</b> 57      | 200                           |                 |
|                                   | <b>ľ</b> 26      | 100                           | <b>r</b> 58      | 300                           |                 |
|                                   | <b>ľ</b> 27      | 100                           | <b>r</b> 59      | 300                           |                 |
|                                   | <b>ľ</b> 28      | 100                           | <b>r</b> 60      | 300                           |                 |
|                                   | <b>ľ</b> 29      | 100                           | <b>r</b> 61      | 400                           |                 |
|                                   | <b>ľ</b> 30      | 100                           | <b>r</b> 62      | 800                           | \/ \/           |
| V <sub>2</sub> , V <sub>7</sub> → | <b>ľ</b> 31      | 100                           | Total            | 14500                         | <b>◄</b> V4, V5 |



#### 6. RELATIONSHIP BETWEEN INPUT DATA AND OUTPUT PIN

Data format : 6 bits  $\times$  2 RGBs (6 dots) Input width : 36 bits (2-pixel data)

 $R/\bar{L} = H$  (Right shift)

| Output | S <sub>1</sub>                     | S <sub>2</sub>                     | S₃                                 | S <sub>4</sub>                     | S <sub>5</sub> | <br><b>S</b> 239 | S <sub>240</sub>                   |
|--------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|----------------|------------------|------------------------------------|
| Data   | D <sub>00</sub> to D <sub>05</sub> | D <sub>10</sub> to D <sub>15</sub> | D <sub>20</sub> to D <sub>25</sub> | D <sub>30</sub> to D <sub>35</sub> | D40 to D45     | <br>D40 to D45   | D <sub>50</sub> to D <sub>55</sub> |

 $R/\overline{L} = L$  (Left shift)

| Output | S <sub>1</sub>                     | S <sub>2</sub>                     | S <sub>3</sub>                     | S <sub>4</sub>                     | <b>S</b> 5                         | <br>S <sub>239</sub>                   | S <sub>240</sub>                   |
|--------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|----------------------------------------|------------------------------------|
| Data   | D <sub>00</sub> to D <sub>05</sub> | D <sub>10</sub> to D <sub>15</sub> | D <sub>20</sub> to D <sub>25</sub> | D <sub>30</sub> to D <sub>35</sub> | D <sub>40</sub> to D <sub>45</sub> | <br>D <sub>40</sub> to D <sub>45</sub> | D <sub>50</sub> to D <sub>55</sub> |

| POL | POL S <sub>2n-1</sub>            |                                  |  |  |
|-----|----------------------------------|----------------------------------|--|--|
| L   | V <sub>0</sub> to V <sub>4</sub> | V <sub>5</sub> to V <sub>9</sub> |  |  |
| Н   | V <sub>5</sub> to V <sub>9</sub> | V <sub>0</sub> to V <sub>4</sub> |  |  |

 $S_{2n-1}$  (Odd output),  $S_{2n}$  (Even output)  $n=1,\,2,\,\cdots\cdot\cdot,\,120$ 

#### 7. RELATIONSHIP BETWEEN STB, POL, AND OUTPUT WAVEFORM

The output voltage is written to the LCD panel synchronized with the STB rising edge.





#### Absolute Maximum Ratings (TA = 25 °C, V ss1 = Vss2 = 0 V)

| Parameter                   | Symbol             | Rating                         | Unit |
|-----------------------------|--------------------|--------------------------------|------|
| Logic Part Supply Voltage   | V <sub>DD1</sub>   | -0.5 to +6.5                   | V    |
| Driver Part Supply Voltage  | V <sub>DD2</sub>   | -0.5 to +15.0                  | V    |
| Logic Part Input Voltage    | V <sub>I1</sub>    | -0.5 to V <sub>DD1</sub> + 0.5 | V    |
| Driver Part Input Voltage   | V <sub>I2</sub>    | -0.5 to V <sub>DD2</sub> + 0.5 | V    |
| Logic Part Output Voltage   | V <sub>O1</sub>    | -0.5 to V <sub>DD1</sub> + 0.5 | V    |
| Driver Part Output Voltage  | V <sub>O2</sub>    | -0.5 to V <sub>DD2</sub> + 0.5 | V    |
| Operating Temperature Range | TA                 | -10 to +75                     | °C   |
| Storage Temperature Range   | T <sub>stg</sub> . | -55 to +125                    | °C   |

#### Recommended Operating Range ( $T_A = -10 \text{ to } +75 \text{ °C}$ , $V_{SS1} = V_{SS2} = 0 \text{ V}$ )

| Parameter                  | Symbol             | MIN.                 | TYP. | MAX.                   | Unit |
|----------------------------|--------------------|----------------------|------|------------------------|------|
| Logic Part Supply Voltage  | V <sub>DD1</sub>   | 3.0                  | 3.3  | 3.6                    | V    |
| Driver Part Supply Voltage | V <sub>DD2</sub>   | 11.0                 | 13.0 | 13.5                   | V    |
| High-Level Input Voltage   | Vін                | 0.8 V <sub>DD1</sub> |      | V <sub>DD1</sub>       | V    |
| Low-Level Input Voltage    | VIL                | 0                    |      | 0.2 V <sub>DD1</sub>   | V    |
| γ-Corrected Voltage        | Vo to V9           | Vss2 + 0.1           |      | V <sub>DD2</sub> - 0.1 | V    |
| Driver Part Output Voltage | Vo                 | Vss2 + 0.2           |      | V <sub>DD2</sub> - 0.2 | V    |
| Maximum Clock Frequency    | f <sub>max</sub> . | 33                   |      |                        | MHz  |

# Electrical Specifications (TA = -10 to +75 °C, VDD1 = 3.3 V $\pm$ 0.3 V, VDD2 = 13.0 V $\pm$ 0.5 V, VSS1 = VSS2 = 0 V)

| Parameter                          | Symbol | Condition                              |        | MIN.                   | TYP. | MAX. | Unit |
|------------------------------------|--------|----------------------------------------|--------|------------------------|------|------|------|
| Input Leak Current                 | lι     |                                        |        |                        |      | ±1.0 | μΑ   |
| High-Level Output Voltage          | Vон    | STHR (STHL), Io = 0 mA                 |        | V <sub>DD1</sub> - 0.1 |      |      | V    |
| Low-level Output Voltage           | Vol    | STHR (STHL), Io = 0 mA                 |        |                        |      | 0.1  | V    |
| $\gamma$ -Corrected Supply Current |        | V <sub>0</sub> - V <sub>9</sub> = 10 V | V0, V9 |                        | 0.3  | 0.6  | mA   |
| Driver Output Current              | Ічон   | Vx - Vout = 6 V                        |        |                        |      | -0.3 | mA   |
|                                    | Ivol   | Vx - Vout = -6 V                       |        | 0.3                    |      |      | mA   |

Vx refers to the output voltage of analog output pins  $S_1$  to  $S_{240}$ .

VouT refers to the voltage applied to analog output pins  $S_1$  to  $S_{240}$ .



#### Electrical Specifications (TA = -10 to +75 °C, VDD1 = 3.3 V $\pm$ 0.3 V, VDD2 = 13.0 V $\pm$ 0.5 V, Vss1 = Vss2 = 0 V)

| Parameter                                             | Symbol           | Condition                                                  | MIN. | TYP. | MAX.                   | Unit |
|-------------------------------------------------------|------------------|------------------------------------------------------------|------|------|------------------------|------|
| Output Voltage DeviationNote 1                        | ΔVο              | Input data: 00н to 3Fн                                     |      | ±5   | ±20                    | mV   |
| Average Output Voltage<br>Variation <sup>Note 2</sup> | ΔVΑν             | Input data: 00н to 3Fн                                     |      | ±10  |                        | mV   |
| Output Voltage Range                                  | Vo               | Input data: 00н to 3Fн                                     | 0.2  |      | V <sub>DD2</sub> - 0.2 | V    |
| Logic Part Dynamic Current<br>Consumption             | I <sub>DD1</sub> | V <sub>DD1</sub> ; when with no load <sup>Notes 3, 4</sup> |      | 1.0  | 6.0                    | mA   |
| Driver Part Dynamic Current<br>Consumption            | I <sub>DD2</sub> | V <sub>DD2</sub> ; when with no load <sup>Notes 3, 4</sup> |      | 3.5  | 9.0                    | mA   |

- **Notes 1.** The output voltage deviation refers to the voltage difference between adjoining output pins when the display data is the same (within the chip).
  - 2. The average output voltage variation refers to the average output voltage difference between chips. The average output voltage refers to the average voltage between chips when the display data is the same.
  - 3. The STB cycle is defined to be 30  $\mu$ s at fcLK = 25 MHz. The TYP. values refer to an all black or all white input pattern. The MAX. value refers to the measured values in the dot checkerboard input pattern.
  - **4.** Refers to the current consumption per driver when cascades are connected under the assumption of SVGA single-sided mounting (10 units).

#### Switching Characteristics (T<sub>A</sub> = -10 to +75 °C, V<sub>DD1</sub> = 3.3 V $\pm$ 0.3 V, V<sub>DD2</sub> = 13.0 V $\pm$ 0.5 V, V<sub>SS1</sub> = V<sub>SS2</sub> = 0 V)

| Parameter                  | Symbol            | Condition                                     | MIN. | TYP. | MAX. | Unit |
|----------------------------|-------------------|-----------------------------------------------|------|------|------|------|
| Start Pulse Delay Time     | t <sub>PLH1</sub> | C <sub>L</sub> = 25 pF                        |      | 10   | 15   | ns   |
| Driver Output Delay Time 1 | tPHL2             | $C_L = 50 \text{ pF}, R = 50 \text{ k}\Omega$ |      | 7    | 11   | μs   |
| Driver Output Delay Time 2 | t <sub>PHL3</sub> | $C_L = 50 \text{ pF}, R = 50 \text{ k}\Omega$ |      | 13   | 17   | μs   |
| Driver Output Delay Time 3 | tPLH2             | $C_L = 50 \text{ pF}, R = 50 \text{ k}\Omega$ |      | 7    | 11   | μs   |
| Driver Output Delay Time 4 | t <sub>PLH3</sub> | $C_L$ = 50 pF, R = 50 k $\Omega$              |      | 13   | 17   | μs   |
| Input Capacitance 1        | C <sub>1</sub>    | STHR, STHL excluded TA = 25 °C                |      | 5    | 15   | pF   |
| Input Capacitance 2        | C <sub>2</sub>    | STHR, STHL<br>T <sub>A</sub> = 25 °C          |      | 5    | 15   | pF   |



# **Conditions Required for Timing**

(Ta = -10 to +75 °C, Vdd1 = 3.3 V  $\pm 0.3$  V, Vss1 = Vss2 = 0 V, tr = tf = 8.0 ns)

| Parameter                        | Symbol           | Condition                                                     | MIN.       | TYP. | MAX. | Unit |
|----------------------------------|------------------|---------------------------------------------------------------|------------|------|------|------|
| Clock Pulse Width                | PWclk            |                                                               | 30         |      |      | ns   |
| Clock Pulse Low Period           | PWclk(L)         |                                                               | 6          |      |      | ns   |
| Clock Pulse High Period          | PWclk(H)         |                                                               | 6          |      |      | ns   |
| Data Setup Time                  | tsetup1          |                                                               | 6          |      |      | ns   |
| Data Hold Time                   | tHOLD1           |                                                               | 6          |      |      | ns   |
| Start Pulse Setup Time           | tSETUP2          |                                                               | 6          |      |      | ns   |
| Start Pulse Hold Time            | tHOLD2           |                                                               | 6          |      |      | ns   |
| Start Pulse Low Period           | tspl             |                                                               | 6          |      |      | ns   |
| STB Pulse Width                  | PWstB            |                                                               | 1          |      |      | μs   |
| Data Invalid Period              | tinv             |                                                               | 1          |      |      | CLK  |
| Final Data Timing                | <b>t</b> LDT     |                                                               | 2          |      |      | CLK  |
| CLK-STB Time                     | tclk-stb         | $CLK \uparrow \to STB \downarrow$                             | 6          |      |      | ns   |
| STB-CLK Time                     | tsтв-ськ         | $STB \downarrow \to CLK \uparrow$                             | 6          |      |      | ns   |
| Time Between STB and Start Pulse | <b>t</b> sтв-sтн | $STB \downarrow \to STHR \uparrow$                            | 60         |      |      | ns   |
| POL-STB Time                     | tPOL-STB         | $POL \uparrow or \downarrow \rightarrow STB \uparrow$         | <b>-</b> 5 |      |      | ns   |
| STB-POL Time                     | tstb-pol         | STB $\downarrow$ $\rightarrow$ POL $\uparrow$ or $\downarrow$ | 6          |      |      | ns   |



# Switching Characteristics Waveform $(R/\overline{L} = H)$

In ( ):  $R/\bar{L} = L$ 

Unless otherwise specified, the input level is defined to be  $0.5\ V_{DD1}$ .

#### (1) Initial-Level Driver's Input/Output Waveform



#### (2) Second- to Final-Level Drivers's Input/Output Timing





#### (3) Driver Output Timing



Vx refers to the final output voltage.  $t_{PLH2}$  and  $t_{PLH2}$  refer to the time required to reach an output precision level of 10 % (0.1 Vx); and  $t_{PLH3}$  and  $t_{PLH3}$  refer to the time required to reach an output precision level of 6 bits.



#### RECOMMENDED CONDITIONS FOR INSTALLATION

This product should be installed under the following recommended conditions. Consult one of our sales representatives for installation under conditions other than those recommended.

| Installation condition         | Installation method             | Condition                                                                                                                                                                                                                                                                        |
|--------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Thermocom-<br>pression bonding | Soldering                       | Heat with heating tool at 300 °C to 350 °C under pressure of 100 g (per pin) for 2 to 3 seconds                                                                                                                                                                                  |
|                                | ACF (sheet-type adhesive agent) | Temporary adhesion at 70 °C to 100 °C under pressure of 3 to 8 kg/cm² for 3 to 5 seconds  Permanent adhesion at 165 °C to 180 °C under pressure of 25 to 45 kg/cm² for 30 to 40 seconds  (when aeolotropic conductive film SUMIZAC1003 from Sumitomo Bakelite Co., Ltd. is used) |

Caution For installation conditions for the ACF part, contact the ACF manufacturer beforehand. Do not mix different installation methods.

#### **REFERENCE**

| Document name                                               | Document No. |  |  |
|-------------------------------------------------------------|--------------|--|--|
| NEC semiconductor device reliability/quality control system | IEI-1212     |  |  |
| Quality grade on NEC semiconductor devices                  | C11531E      |  |  |
| Semiconductor device package manual                         | IEI-1213     |  |  |
| Guide to quality assurance for semiconductor devices        | MEI-1202     |  |  |
| Semiconductor selection guide                               | X10679E      |  |  |

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots

Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)

Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.

M4 96.5