### **Brief Description**

The ZSPM9060 is IDT's next-generation, fully optimized, ultra-compact, integrated MOSFET plus driver power stage solution for high-current, highfrequency, synchronous buck DC-DC applications. The ZSPM9060 integrates a driver IC, two power MOSFETs, and a bootstrap Schottky diode into a thermally enhanced, ultra-compact 6x6mm package.

With an integrated approach, the complete switching power stage is optimized with regard to driver and MOSFET dynamic performance, system inductance, and power MOSFET  $R_{DS(ON)}$ . The ZSPM9060 uses innovative high-performance MOSFET technology, which dramatically reduces switch ringing, eliminating the need for a snubber circuit in most buck converter applications.

A driver IC with reduced dead times and propagation delays further enhances the performance. A thermal warning function warns of a potential over-temperature situation. The ZSPM9060 also provides a Skip Mode (SMOD#) for improved light-load efficiency. It also provides a tri-state 3.3V PWM input for compatibility with a wide range of PWM controllers.

The ZSPM9060 DrMOS is compatible with IDT's ZSPM1000, a leading-edge configurable digital power-management system controller for non-isolated point-of-load (POL) supplies.

## **Features**

- Based on the Intel® 4.0 DrMOS standard
- High-current handling: up to 60A
- High-performance PQFN copper-clip package
- Tri-state 3.3V PWM input driver
- Skip Mode (low-side gate turn-off) input (SMOD#)
- Warning flag for over-temperature conditions
- Driver output disable function (DISB# pin)
- Internal pull-up and pull-down for SMOD# and DISB# inputs, respectively
- Integrated Schottky diode technology in the low-side MOSFET
- Integrated bootstrap Schottky diode
- Adaptive gate drive timing for shoot-through protection
- Under-voltage lockout (UVLO)
- Optimized for switching frequencies  $\leq 1$ MHz

### **Benefits**

- Fully optimized system efficiency: >93% peak
- Clean switching waveforms with minimal ringing
- 72% space-saving compared to conventional discrete solutions
- High current handling
- Optimized for use with IDT's ZSPM1000 true digital PWM controller

## **Available Support**

• ZSPM8060-KIT: Open-Loop Evaluation Board for ZSPM9060

### **Physical Characteristics**

- Operation temperature: -40°C to +125°C
- $V_{IN}$ : 3V to 16V (typical 12V)
- $I<sub>OUT</sub>:$  up to 60A
- Low-profile SMD package: 6mmx6mm PQFN40
- IDT green packaging and RoHS compliant

## **Typical Application**



## **ZSPM9060 Block Diagram**

#### **Typical Applications**

- High-performance gaming motherboards
- Compact blade servers, Vcore and non-Vcore DC-DC converters
- Desktop computers, Vcore and Non-Vcore DC-DC converters
- Workstations
- High-current DC-DC pointof-load converters
- Networking and telecom microprocessor voltage regulators
- Small form-factor voltage regulator modules



## **Ordering Information**



# RENESAS

## **Contents**



# **List of Figures**



# RENESAS



## **List of Tables**



## <span id="page-4-0"></span>**1 IC Characteristics**

### <span id="page-4-1"></span>**1.1. Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings only. The device might not function or be operable above the recommended operating conditions. Stresses exceeding the absolute maximum ratings might also damage the device. In addition, extended exposure to stresses above the recommended operating conditions might affect device reliability. IDT does not recommend designing to the "Absolute Maximum Ratings."

<span id="page-4-2"></span>

### <span id="page-5-0"></span>**1.2. Recommended Operating Conditions**

The "Recommended Operating Conditions" table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. IDT does not recommend exceeding them or designing to the "Absolute Maximum Ratings."



<span id="page-5-2"></span>1) Operating at high V<sub>IN</sub> can create excessive AC overshoots on the VSWH-to-GND and BOOT-to-GND nodes during MOSFET switching transients. For reliable DrMOS operation, VSWH-to-GND and BOOT-to-GND must remain at or below the "Absolute Maximum Ratings" shown in the table above. Refer to section[s 3](#page-20-0) and [5](#page-26-0) of this datasheet for additional information.

#### <span id="page-5-1"></span>**1.3. Electrical Parameters**

Typical values are  $V_{IN}$  = 12V,  $V_{CIN}$  = 5V,  $V_{DRV}$  = 5V, and  $T_{AMB}$  = +25°C unless otherwise noted.







### © 2019 Renesas Electronics Corporation and Device Technology, 2016 and Device Technology, 2016

#### <span id="page-8-0"></span>**1.4. Typical Performance Characteristics**

Test conditions:  $V_{IN}=12V$ ,  $V_{OUT}=1.0V$ ,  $V_{CIN}=5V$ ,  $V_{DRV}=5V$ ,  $L_{OUT}=250nH$ ,  $T_{AMB}=25°C$ , and natural convection cooling, unless otherwise specified.





<span id="page-8-3"></span>*Figure 1.3 Power Loss vs. Switching Frequency Figure 1.4 Power Loss vs. Input Voltage*



#### <span id="page-8-1"></span>*Figure 1.1 Safe Operating Area Figure 1.2 Module Power Loss vs. Output Current*

<span id="page-8-2"></span>

<span id="page-8-4"></span>





#### <span id="page-9-0"></span>*Figure 1.5 Power Loss vs. Driver Supply Voltage Figure 1.6 Power Loss vs. Output Voltage*



<span id="page-9-1"></span>



<span id="page-9-2"></span>*Figure 1.7 Power Loss vs. Output Inductance Figure 1.8 Driver Supply Current vs. Switch Frequency*

<span id="page-9-3"></span>



<span id="page-10-0"></span>*Figure 1.9 Driver Supply Current vs. Driver Supply Voltage*

<span id="page-10-2"></span>*Figure 1.11 UVLO Threshold vs. Temperature* 



<span id="page-10-1"></span>*Figure 1.10 Driver Supply Current vs. Output Current*



<span id="page-10-3"></span>*Figure 1.12 PWM Thresholds vs. Driver Supply Voltage* 







<span id="page-11-1"></span>

#### <span id="page-11-0"></span>Figure 1.13 PWM Threshold vs. Temperature Figure 1.14 SMOD# Threshold vs. Driver Supply Voltage

<span id="page-11-2"></span>*Figure 1.15 SMOD# Thresholds vs. Temperature Figure 1.16 SMOD# Pull-Up Current vs. Temperature*

<span id="page-11-3"></span>



<span id="page-12-0"></span>*Figure 1.17 Disable (DISB#) Thresholds vs. Driver Supply Voltage*

<span id="page-12-2"></span>*Figure 1.19 Disable Pull-Down Current vs. Temperature Figure 1.20 Boot Diode Forward Voltage vs.* 



<span id="page-12-1"></span>*Figure 1.18 Disable (DISB#) Thresholds vs. Temperature*



<span id="page-12-3"></span>*Temperature* 



## <span id="page-13-0"></span>**2 Functional Description**

The ZSPM9060 is a driver-plus-FET module optimized for the synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high-side and the low-side MOSFETs. It is capable of driving speeds up to 1MHz.



<span id="page-13-1"></span>*Figure 2.1 Typical Application Circuit with PWM Control* 

VDRV BOOT WIN D<sub>Boot</sub> VCIN<sup>1</sup> (Q1) HS Power GH d. GH DISB#<sup>[</sup> MOSFET Level Shift Logic  $\overline{\Box}$  GH  $\perp$ 10µA  $\leq$  30k  $V_{\mathsf{CIN}}$ **PHASE** R<sub>UP</sub> Dead Tim Control Input Tri-State PWM **D**VSWH Logic R<sub>DN\_PWM</sub> V<sub>DRV</sub> (Q2) LS Power GL GL Logic MOSFET THWN# to GL  $V_{\mathsf{CIN}}$ Temp Sense ξ 30k  $\perp$ 10µA  $\Box$  SMOD#  $\Box$  SMOD#  $\Box$  PGND

<span id="page-14-1"></span>*Figure 2.2 ZSPM9060 Block Diagram* 

#### <span id="page-14-0"></span>**2.1. VDRV and Disable (DISB#)**

The VCIN pin is monitored by an under-voltage lockout (UVLO) circuit. When  $V_{\text{C}N}$  rises above ~3.1V, the driver is enabled. When  $V_{CN}$  falls below ~2.7V, the driver is disabled (GH, GL= 0; see [Figure 2.2](#page-14-1) and section [4.2\)](#page-24-0). The driver can also be disabled by pulling the DISB# pin LOW (DISB# <  $V_{IL\_DISB}$ ), which holds both GL and GH LOW regardless of the PWM input state. The driver can be enabled by raising the DISB# pin voltage HIGH (DISB# >  $V_{\text{IH}}$  DISB).

#### <span id="page-14-2"></span>*Table 2.1 UVLO and Disable Logic*

*Note: DISB# internal pull-down current source is 10µA (typical).*



© 2019 Renesas Electronics Corporation and American control of the United Device Technology, Inc. 15 Annuary 27, 2016

### <span id="page-15-0"></span>**2.2. Thermal Warning Flag (THWN#)**

The ZSPM9060 provides a thermal warning flag (THWN#) to indicate over-temperature conditions. The thermal warning flag uses an open-drain output that pulls to CGND when the activation temperature (150°C) is reached. The THWN# output returns to the high-impedance state once the temperature falls to the reset temperature (135°C). For use, the THWN# output requires a pull-up resistor, which can be connected to VCIN. Note that THWN# does NOT disable the DrMOS module.



<span id="page-15-2"></span>*Figure 2.3 Thermal Warning Flag (THWN) Operation* 

### <span id="page-15-1"></span>**2.3. Tri-state PWM Input**

The ZSPM9060 incorporates a tri-state 3.3V PWM input gate drive design. The tri-state gate drive has both logic HIGH and LOW levels, with a tri-state shutdown voltage window. When the PWM input signal enters and remains within the tri-state voltage window for a defined hold-off time  $(t_{D_HOLD\text{-}OFF})$ , both GL and GH are pulled LOW. This feature enables the gate drive to shut down both high and low side MOSFETs using only one control signal. For example, this can be used for phase shedding in multi-phase voltage regulators.

When exiting a valid tri-state condition, the ZSPM9060 follows the PWM input command. If the PWM input goes from tri-state to LOW, the low-side MOSFET is turned on. If the PWM input goes from tri-state to HIGH, the highside MOSFET is turned on, as illustrated in [Figure 2.4.](#page-16-0) The ZSPM9060's design allows for short propagation delays when exiting the tri-state window (see section [1.3\)](#page-5-1).



<span id="page-16-0"></span>*Figure 2.4 PWM and Tri-State Timing Diagram* 

### <span id="page-17-0"></span>**2.4. Adaptive Gate Drive Circuit**

The low-side driver (GL) is designed to drive a ground-referenced low  $R_{DS(ON)}$  N-channel MOSFET. The bias for GL is internally connected between VDRV and CGND. When the driver is enabled, the driver's output is 180° out of phase with the PWM input. When the driver is disabled (DISB#=0V), GL is held LOW.

The high-side driver (GH) is designed to drive a floating N-channel MOSFET. The bias voltage for the high-side driver is developed by a bootstrap supply circuit consisting of the internal Schottky diode and external bootstrap capacitor ( $C_{\text{BoOT}}$ ). During startup, the VSWH pin is held at PGND, allowing  $C_{\text{BoOT}}$  (see section [3.2\)](#page-20-2) to charge to  $V_{DRV}$  through the internal diode. When the PWM input goes HIGH, GH begins to charge the gate of Q1, the highside MOSFET. During this transition, the charge is removed from CBOOT and delivered to the gate of Q1. As Q1 turns on,  $V_{SWH}$  rises to  $V_{IN}$ , forcing the BOOT pin to  $V_{IN} + V_{BOD}$ , which provides sufficient  $V_{GS}$  enhancement for Q1.

To complete the switching cycle, Q1 is turned off by pulling GH to  $V_{SWH}$ . C<sub>BOOT</sub> is then recharged to  $V_{DRV}$  when V<sub>SWH</sub> falls to PGND. The GH output is in-phase with the PWM input. The high-side gate is held LOW when the driver is disabled or the PWM signal is held within the tri-state window for longer than the tri-state hold-off time, tD\_HOLD-OFF.

The driver IC design ensures minimum MOSFET dead time while eliminating potential shoot-through (crossconduction) currents. It senses the state of the MOSFETs and adjusts the gate drive adaptively to prevent simultaneous conduction. [Figure 2.4](#page-16-0) provides the relevant timing waveforms. To prevent overlap during the LOWto-HIGH switching transition (Q2 off to Q1 on), the adaptive circuitry monitors the voltage at the GL pin. When the PWM signal goes HIGH, Q2 begins to turn off after a propagation delay ( $t_{\text{PD\_PHGLL}}$ ). Once the GL pin is discharged below  $\sim$ 1V, Q1 begins to turn on after adaptive delay t<sub>D\_DEADON</sub>.

To prevent overlap during the HIGH-to-LOW transition (Q1 off to Q2 on), the adaptive circuitry monitors the voltage at the GH-to-PHASE pin pair. When the PWM signal goes LOW, Q1 begins to turn off after a propagation delay ( $t_{\text{PD}_\text{PLGHL}}$ ). Once the voltage across GH-to-PHASE falls below approximately 2.2V, Q2 begins to turn on after adaptive delay  $t_{D\_DEADOFF}$ .

### <span id="page-17-1"></span>**2.5. Skip Mode (SMOD#)**

The Skip Mode function allows higher converter efficiency under light-load conditions. When SMOD# is pulled LOW, the low-side MOSFET gate signal is disabled (held LOW), preventing discharging of the output capacitors as the filter inductor current attempts reverse current flow – also known as Diode Emulation Mode.

When the SMOD# pin is pulled HIGH, the synchronous buck converter works in Synchronous Mode. This mode allows gating on the low-side MOSFET. When the SMOD# pin is pulled LOW, the low-side FET is gated off. See the timing diagram in [Figure 2.5](#page-18-0) for further details. If the SMOD# pin is connected to the PWM controller, the controller can actively enable or disable SMOD# when the controller detects light-load operation via output current sensing. Normally the SMOD# pin is active LOW.

#### <span id="page-17-2"></span>*Table 2.2 SMOD# Logic*

*Note: The SMOD feature is intended to have a short propagation delay between the SMOD# signal and the low-side MOSFET V<sub>GS</sub> response time to control diode emulation on a cycle-by-cycle basis.*



#### <span id="page-18-0"></span>*Figure 2.5 SMOD# Timing Diagram*

Se[e Figure 2.4](#page-16-0) for the definitions of the timing parameters.





<span id="page-19-0"></span>**2.6. PWM**

<span id="page-19-1"></span>



## <span id="page-20-0"></span>**3 Application Design**

### <span id="page-20-1"></span>**3.1. Supply Capacitor Selection**

For the supply inputs (VCIN and VDRV), a local ceramic bypass capacitor is required to reduce noise and is used to supply the peak transient currents during gate drive switching action. Recommendation: use at least a 1µF capacitor with an X7R or X5R dielectric. Keep this capacitor close to the VCIN and VDRV pins, and connect it to the CGND ground plane with vias.

#### <span id="page-20-2"></span>**3.2. Bootstrap Circuit**

The bootstrap circuit uses a charge storage capacitor ( $C_{\text{BoOT}}$ ), as shown in [Figure 3.1.](#page-20-4) A bootstrap capacitance of 100nF using a X7R or X5R capacitor is typically adequate. A series bootstrap resistor might be needed for specific applications to improve switching noise immunity. The boot resistor might be required when operating with  $V_{IN}$  above 15V, and it is effective at controlling the high-side MOSFET turn-on slew rate and  $V_{SWH}$  overshoot. Typically, R<sub>BOOT</sub> values from 0.5 $\Omega$  to 3.0 $\Omega$  are effective in reducing V<sub>SWH</sub> overshoot.

#### <span id="page-20-3"></span>**3.3. VCIN Filter**

The VDRV pin provides power to the gate drive of the high-side and low-side power MOSFETs. In most cases, VDRV can be connected directly to VCIN, which supplies power to the logic circuitry of the gate driver. For additional noise immunity, an RC filter can be inserted between VDRV and VCIN. Recommendation: use a 10Ω resistor (R<sub>VCIN</sub>) between VDRV and VCIN and a 1 $\mu$ F capacitor  $(C_{VCN})$  from VCIN to CGND *(see [Figure 3.1\)](#page-20-4)*.

#### <span id="page-20-4"></span>**Figure 3.1 • V<sub>CIN</sub> Filter Block Diagram**

*Note: Blue lines indicate the optional recommended filter.*



#### © 2019 Renesas Electronics Corporation and the component of the 21 device Technology, Inc. 21 January 27, 2016



<span id="page-21-2"></span><span id="page-21-1"></span>*Figure 3.2 Power Loss Measurement Block Diagram* 

#### <span id="page-21-0"></span>**3.4. Power Loss and Efficiency Testing Procedures**

The circuit in [Figure 3.2](#page-21-1) has been used to measure power losses in the following example. The efficiency has been calculated based on equations [\(1\)](#page-21-2) to [\(7\).](#page-22-0)

#### **Power loss calculations in Watts:**



$$
P_{SW} = (V_{SW} * I_{OUT})
$$
 (2)

$$
P_{\text{OUT}} = (V_{\text{OUT}} * I_{\text{OUT}})
$$
 (3)

$$
P_{\text{Loss\_MODULE}} = (P_{\text{IN}} - P_{\text{SW}})
$$
\n(4)

$$
P_{\text{Loss}\_\text{BOARD}} = (P_{\text{IN}} - P_{\text{OUT}}) \tag{5}
$$

#### © 2016 Integrated Device Technology, Inc. 22 January 27, 2016



**Efficiency calculations:**

<span id="page-22-0"></span>
$$
EFF_{MODULE} = \left(100 * \frac{P_{SW}}{P_{IN}}\right) \% \tag{6}
$$
\n
$$
EFF_{BOARD} = \left(100 * \frac{P_{OUT}}{P_{IN}}\right) \% \tag{7}
$$

## <span id="page-23-0"></span>**4 Pin Configuration and Package**

#### <span id="page-23-1"></span>**4.1. Available Packages**

The ZSPM9060 is available in a 40-lead clip-bond PQFN package. The pin-out is shown in [Figure 4.1.](#page-23-2) See [Figure 4.2](#page-25-1) for the mechanical drawing of the package.



<span id="page-23-2"></span>

#### <span id="page-24-0"></span>**4.2. Pin Description**



#### <span id="page-25-0"></span>**4.3. Package Dimensions**

<span id="page-25-1"></span>



## <span id="page-26-0"></span>**5 Circuit Board Layout Considerations**

[Figure 5.1](#page-27-0) provides an example of a proper layout for the ZSPM9060 and critical components. All of the highcurrent paths, such as the V<sub>IN</sub>, V<sub>SWH</sub>, V<sub>OUT</sub>, and GND copper traces, should be short and wide for low inductance and resistance. This technique achieves a more stable and evenly distributed current flow, along with enhanced heat radiation and system performance.

The following guidelines are recommendations for the printed circuit board (PCB) designer:

- 1. Input ceramic bypass capacitors must be placed close to the VIN and PGND pins. This helps reduce the highcurrent power loop inductance and the input current ripple induced by the power MOSFET switching operation.
- 2. The  $V<sub>SWH</sub>$  copper trace serves two purposes. In addition to being the high-frequency current path from the DrMOS package to the output inductor, it also serves as a heat sink for the low-side MOSFET in the DrMOS package. The trace should be short and wide enough to present a low-impedance path for the highfrequency, high-current flow between the DrMOS and inductor to minimize losses and DrMOS temperature rise. Note that the VSWH node is a high-voltage and high-frequency switching node with a high noise potential. Care should be taken to minimize coupling to adjacent traces. Since this copper trace also acts as a heat sink for the lower MOSFET, the designer must balance using the largest area possible to improve DrMOS cooling with maintaining acceptable noise emission.
- 3. Locate the output inductor close to the ZSPM9060 to minimize the power loss due to the VSWH copper trace. Care should also be taken so that the inductor dissipation does not heat the DrMOS.
- 4. The power MOSFETs used in the output stage are effective for minimizing ringing due to fast switching. In most cases, no VSWH snubber is required. If a snubber is used, it should be placed close to the VSWH and PGND pins. The resistor and capacitor must be the proper size for the power dissipation.
- 5. VCIN, VDRV, and BOOT capacitors should be placed as close as possible the VCIN-to-CGND, VDRV-to-CGND, and BOOT-to-PHASE pin pairs to ensure clean and stable power. Routing width and length should be considered as well.
- 6. Include a trace from PHASE to VSWH to improve the noise margin. Keep the trace as short as possible.
- 7. The layout should include a placeholder to insert a small-value series boot resistor  $(R_{\text{BOOT}})$  between the boot capacitor ( $C_{\text{BOOT}}$ ) and the ZSPM9060 BOOT pin. The boot-loop size, including  $R_{\text{BOOT}}$  and  $C_{\text{BOOT}}$ , should be as small as possible. The boot resistor may be required when operating with  $V_{\text{IN}}$  above 15V. The boot resistor is effective for controlling the high-side MOSFET turn-on slew rate and  $V_{SWH}$  overshoot. R<sub>BOOT</sub> can improve the noise operating margin in synchronous buck designs that might have noise issues due to ground bounce or high positive and negative  $V_{SWH}$  ringing. However, inserting a boot resistance lowers the DrMOS efficiency. Efficiency versus noise trade-offs must be considered. R<sub>BOOT</sub> values from 0.5Ω to 3.0Ω are typically effective in reducing  $V_{SWH}$  overshoot.
- 8. The VIN and PGND pins handle large current transients with frequency components greater than 100MHz. If possible, these pins should be connected directly to the VIN and board GND planes. Important: the use of thermal relief traces in series with these pins is discouraged since this adds inductance to the power path. Added inductance in series with the VIN or PGND pin degrades system noise immunity by increasing positive and  $\blacksquare$  and  $\blacksquare$  regative  $\blacksquare$  and  $\blacksquare$  . The inging.

© 2019 Renesas Electronics Corporation and the community of the Corporation and Device Technology, Inc. 27  $\sim$  27 January 27, 2016

- 9. Connect the CGND pad and PGND pins to the GND plane copper with multiple vias for stable grounding. Poor grounding can create a noise transient offset voltage level between CGND and PGND. This could lead to faulty operation of the gate driver and MOSFETs.
- 10. Ringing at the BOOT pin is most effectively controlled by close placement of the boot capacitor. Do not add an additional BOOT to PGND capacitor; this could lead to excess current flow through the BOOT diode.
- 11. The SMOD# and DISB# pins have weak internal pull-up and pull-down current sources, respectively. Do NOT float these pins if avoidable. These pins should not have any noise filter capacitors.
- 12. Use multiple vias on each copper area to interconnect top, inner, and bottom layers to help distribute current flow and heat conduction. Vias should be relatively large and of reasonably low inductance. Critical high frequency components, such as  $R_{\text{BOOT}}$ ,  $C_{\text{BOOT}}$ , the RC snubber, and the bypass capacitors should be located as close to the respective DrMOS module pins as possible on the top layer of the PCB. If this is not feasible, they should be connected from the backside through a network of low-inductance vias. Critical high-frequency components, such as  $R_{\text{BOOT}}$ ,  $C_{\text{BOOT}}$ , RC snubber, and bypass capacitors, should be located as close to the respective ZSPM9060 module pins as possible on the top layer of the PCB. If this is not feasible, they can be connected from the backside through a network of low-inductance vias.



<span id="page-27-0"></span>*Figure 5.1 PCB Layout Example* 

## <span id="page-28-0"></span>**6 Glossary**



## <span id="page-28-1"></span>**7 Ordering Information**



## <span id="page-28-2"></span>**8 Related Documents**

**Document** *ZSPM8060-KIT Open-Loop Evaluation Board User Guide*

Visit IDT's website [www.IDT.com](http://www.idt.com/) or contact your nearest sales office for the latest version of these documents.



# <span id="page-29-0"></span>**9 Document Revision History**

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.