

## ZSSC3123

cLiteTM Capacitive Sensor Signal Conditioner

## Description

The ZSSC3123 is a CMOS integrated circuit for accurate capacitance-to-digital conversion and sensor-specific correction of capacitive sensor signals. Digital compensation of sensor offset, sensitivity, and temperature drift is accomplished via an internal digital signal processor running a correction algorithm with calibration coefficients stored in a non-volatile EEPROM.

The ZSSC3123 is configurable for capacitive sensors with capacitances up to 260pF and a sensitivity of 125aF/LSB to 1pF/LSB depending on resolution, speed, and range settings. It is compatible with both single capacitive sensors (both terminals must be accessible) and differential capacitive sensors. Measured and corrected sensor values can be output as I2C, SPI, pulse density modulation (PDM), or alarms.

The I2C interface can be used for a simple PC-controlled calibration procedure to program a set of calibration coefficients into an on-chip EEPROM. The calibrated ZSSC3123 and a specific sensor are mated digitally: fast, precise, and without the cost overhead of trimming by external devices or laser.

# Available Support

- ZSSC3123 SSC Evaluation Kit available: SSC Evaluation Board, samples, software, documentation.
- Support for industrial mass calibration available.
- **Quick circuit customization option for large production** volumes.

## Application: Digital Output, Alarms



## Features

- Maximum target input capacitance: 260pF
- Sampling rates as fast as 0.7ms at 8-bit resolution; 1.6ms at 10-bit; 5.0ms at 12-bit; 18.5ms at 14-bit
- Digital compensation of sensor: piece-wise 1st and 2nd order sensor compensation or up to 3rd order single-region sensor compensation
- Digital compensation of 1st and 2nd order temperature gain and offset drift
- Internal temperature compensation reference (no external components)
- Programmable capacitance span and offset
- Layout customized for die-die bonding with sensor for lowcost, high-density chip-on-board assembly
- Accuracy as high as ±0.25% FSO at -40°C to 125°C, 3V, 5V, Vsupply ±10% (see data sheet section [5](#page-9-0) for restrictions)
- Minimized calibration costs: no laser trimming, one-pass calibration using a digital interface
- Wide capacitance range to support a broad portfolio of different sensor elements
- Excellent for low-power battery applications
- I2C or SPI interface—easy connection to a microcontroller
- PDM outputs (Filtered Analog Ratiometric) for both capacitance and temperature
- Up to two alarms that can act as full push-pull or open-drain switches
- Supply voltage: 2.3V to 5.5V
- Typical current consumption 750μA down to 60μA depending on configuration
- Typical Sleep Mode current: ≤ 1μA at 85°C
- Operation temperature: –40°C to +125°C depending on part code
- Die or  $4.4 \times 5.0$  mm 14-TSSOP package

## Block Diagram



#### Application: Analog Output Application: Differential Capacitance Input





# **Contents**





### ZSSC3123 Datasheet



# **List of Figures**







# **List of Tables**



#### ZSSC3123 Datasheet



## <span id="page-6-0"></span>1. Pin Assignments



Figure 1. Pin Assignments for 4.4mm  $\times$  5.0mm 14-TSSOP – Top View

## <span id="page-6-2"></span><span id="page-6-1"></span>2. Pin Descriptions

#### <span id="page-6-3"></span>Table 1. Pin Descriptions





## <span id="page-7-0"></span>3. Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed i[n Table 2](#page-7-1) can cause permanent damage to the device. Functional operation of the device at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

<span id="page-7-1"></span>Table 2. Absolute Maximum Ratings

| Symbol                   | <b>Parameter</b>                 | <b>Minimum</b> | Typical | <b>Maximum</b> | Units |
|--------------------------|----------------------------------|----------------|---------|----------------|-------|
| V <sub>DD</sub>          | Analog Supply Voltage            | $-0.3$         |         | 6.0            |       |
| <b>VINA</b>              | Voltages at Analog I/O - In Pin  | $-0.3$         |         | $V_{DD} + 0.3$ |       |
| <b>VOUTA</b>             | Voltages at Analog I/O - Out Pin | $-0.3$         |         | $V_{DD}$ +0.3  |       |
| <b>T</b> <sub>STOR</sub> | Storage Temperature Range        | -55            |         | 150            | °C    |

# <span id="page-8-0"></span>4. Recommended Operating Conditions



#### <span id="page-8-1"></span>Table 3. Recommend Operating Conditions

<span id="page-8-2"></span>[a]Caution: If buying die, select the proper package to ensure that the maximum junction temperature is not exceeded.

<span id="page-8-3"></span>[b]See section [7](#page-13-0) for full details on output pad drive strengths.

<span id="page-8-4"></span>[c]An external isolating capacitor allows a non-galvanic connection to special differential or external reference sensor types. Ccc could also be used to lower the overall capacitance level to a value that is supported by the ZSSC3123 because it limits the maximum capacitance seen by the ZSSC3123 input to CC even if C0 and C1 have higher values. See section [9.2.1.3](#page-17-1) for more details.

<span id="page-8-5"></span>[d]The series combination of sensor and CC must not exceed the maximum capacitance allowed for the chosen Mult setting.

# <span id="page-9-0"></span>5. Electrical Characteristics

<span id="page-9-1"></span>





<span id="page-10-0"></span>[a]See section [6](#page-11-0) for full details for current consumption in each mode.

<span id="page-10-1"></span>[b]Parameter not tested during production but guaranteed by design.

<span id="page-10-2"></span>[c]Parameter measured using internal test capacitors (0pF to 7pF in Mult 1).

<span id="page-10-3"></span>[d]Assumes optimal calibration points of 0°C and 100°C; see section [8](#page-14-0) for more details.

<span id="page-10-4"></span>[e]Assumes optimal calibration points of -20°C, 40°C and 100°C; see sectio[n 8](#page-14-0) for more details.

<span id="page-10-5"></span>[f] See section [10.7](#page-36-0) for more details.

<span id="page-10-6"></span>[g]See section [10](#page-21-0) for more details.

<span id="page-10-7"></span>[h]Timing values are for a nominal oscillator, for worst case, ±10% total frequency variation, multiply by 0.9 (minimum time) or 1.1 (maximum time).

<span id="page-10-8"></span>[i] Accuracy specification includes a 2-point temperature calibration for correcting the internal TC.

<span id="page-10-9"></span>[j] Accuracy specification assumes maximum parasitics of 10pF to ground.

<span id="page-10-10"></span>[k]Accuracy specification does not include PDM errors; see the PDM Output electrical parameters for additional errors when using PDM.

## <span id="page-11-0"></span>6. Current Consumption Graphs

Part current consumption depends on a number of different factors including voltage, temperature, capacitive input, Mult, resolution, and power down time. The best method for calculating the ZSSC3123's power consumption is to measure the current consumption with the actual setup. If measurement is not possible, then the graphs in this section can provide a starting point for estimating the current consumption.



## <span id="page-11-1"></span>6.1 Update Mode Current Consumption

Figure 2. Best Case Settings (Typical Part)

<span id="page-11-2"></span>

<span id="page-11-3"></span>



## <span id="page-12-0"></span>6.2 Sleep Mode Current Consumption

<span id="page-12-1"></span>Figure 4. Typical Current Consumption during Sleep Mode (No Measurements)

## <span id="page-13-0"></span>7. Output Pad Drive Strength





<span id="page-13-1"></span>

<span id="page-13-2"></span>

## <span id="page-14-0"></span>8. Temperature Sensor Nonlinearity

Temperature sensor nonlinearity can vary depending on the type of calibration and the selected calibration points. It is highly recommended that a temperature calibration is done with calibration points at least 20°C apart from each other. The following figures show the resulting nonlinearity error for the full temperature range (-40°C to 125°C) using the optimal calibration points 0°C and 100°C for a first-order fit and -20°C, 40°C, and 100°C for a second-order fit.





<span id="page-14-1"></span>

<span id="page-14-2"></span>Figure 8. Second Order Fit (Typical Part)

# <span id="page-15-0"></span>9. Circuit Description

## <span id="page-15-1"></span>9.1 Signal Flow and Block Diagram

As seen in the following figure, the ZSSC3123 comprises three main blocks: the analog core, digital core, and output communication. The capacitive input is first sampled by the analog core using a charge-balancing CDC and is adjusted for the appropriate capacitance range using the CDC\_Offset, CDC\_Reference, and CDC\_Mult settings. The digital core corrects the digital sample with an on-chip digital signal processor (DSP), which uses coefficients stored in EEPROM for precise conditioning. An internal temperature sensor can be used to compensate for temperature effects of the capacitive input. A temperature value can also be calibrated and output as a 14-bit reading.

The corrected capacitance value can be read using four different output types, I2C, SPI, PDM, and alarms. They can all be directly interfaced with a microcontroller, and optional filtering of the PDM output can provide a ratiometric analog output. The alarm pins can also be used to control a variety of analog circuitry.



Figure 9. ZSSC3123 Block Diagram

## <span id="page-15-4"></span><span id="page-15-2"></span>9.2 Analog Front End

## <span id="page-15-3"></span>9.2.1 Capacitance-to-Digital Converter

A 1st-order charge-balancing capacitance-to-digital converter (CDC) is used to convert the input capacitance to the digital domain. The CDC uses a chopper-stabilized design to decrease any drift over temperature. The CDC interfaces to the sensor capacitor through the input multiplexer that controls whether the measurement is a capacitance or a temperature measurement. The input multiplexer also allows for two sensor capacitance configurations: a single-sensor capacitance or a two-sensor, ratio-based differential capacitance configuration, where the reference capacitor is part of the sensor.

As part of a switched-capacitor network, the reference capacitor C1 is driven by a square-wave voltage of the frequency fexc (see section [5\)](#page-9-0). The sensor capacitance C0 is not exposed to DC voltages in order to prevent the aging effects of some sensor types. The configuration of the CDC is controlled by programming settings in EEPROM word *C\_Config.* (Se[e Table 30](#page-45-3) for settings.)

#### <span id="page-16-4"></span>9.2.1.1 Single Ended

In the case of a single-sensor capacitor, the CDC output is proportional to the ratio of the sensor capacitor to an internal reference capacitor (CREF). This internal reference capacitor value can be adjusted using the 3-bit trim CDC\_Reference and a 2-bit range selection CDC\_Mult (bit settings in [Table 30\)](#page-45-3). To optimize the measured end-resolution further, another internal capacitor (C<sub>OFF</sub>) allows the subtraction of a defined offset capacitance using the 3-bit trim CDC\_Offset (bit setting in [Table 30\)](#page-45-3). [Equation 1](#page-16-0) and [Equation 2](#page-16-1) describe the CDC output for a single sensor capacitance measurement. For C<sub>MULT</sub>, use the multiplier in the "Total Capacitance Multiplier (C<sub>MULT</sub>)" column in [Table 5.](#page-17-0) Select the values of CDC\_Offset, and CDC\_Reference by using the settings given in [Table 6](#page-18-0) to [Table 9,](#page-19-2) depending on the Mult value. Note: Use the bit settings (0-7) and not the value in pF.

<span id="page-16-0"></span>
$$
Z_{SENSOR} = \frac{(C_0 - C_{OFF})}{C_{REF}}
$$
  
\nEquation 1  
\n
$$
Z_{CDC} = 2^{RES} * Z_{SENSOR}
$$
  
\nWith  
\n
$$
C_{OFF} = C_{MULT} * CDC\_OffSet * 1pF
$$
  
\nAnd  
\n
$$
C_{REF} = C_{MULT} * CDC\_Reference * 1pF
$$
  
\nWhere:



#### <span id="page-16-5"></span>9.2.1.2 Single Ended with External Reference

Some sensors include an external reference capacitor as part of the sensor construction. If the external reference capacitance (C<sub>1</sub>) is constant or increases with increasing input sensor capacitance  $(C_0)$ , then use CDC output [Equation 5](#page-16-2) through [Equation 7.](#page-16-3) In this case, the CDC\_Reference should be set to zero (bit setting i[n Table 30\)](#page-45-3).

$$
Z_{SENSOR} = \frac{(C_0 - C_{OFF})}{C_1}
$$

 $Z_{CDC} = 2^{RES} * Z_{SENSOR}$ 

$$
C_{OFF} = C_{MULT} * CDC\_Offset * 1pF
$$

Where:



<span id="page-16-2"></span><span id="page-16-1"></span>Equation 5

Equation 6

<span id="page-16-3"></span>Equation 7



#### <span id="page-17-1"></span>9.2.1.3 Differential

A differential capacitive sensor includes two capacitors  $C_0$  and  $C_1$  that are captured as a ratio. The differential sensor is built so that the sensor input capacitance  $C_0$  increases while the external reference capacitance  $C_1$  decreases over the input signal range, but the total sum always remains constant[. Equation 8](#page-17-3) an[d Equation 9](#page-17-4) describe the CDC output for a differential sensor capacitance measurement. The CDC\_Reference and CDC\_Offset capacitor trim bits must be set to zero, and the Differential bit must be set to one. (Se[e Table 30](#page-45-3) for bit numbers and settings). The Mult bits should be set so that the total capacitance  $(C_0 + C_1)$  falls in the corresponding capacitance range (see [Table 5\)](#page-17-0). The sum of  $C_0$ and C<sup>1</sup> must not be larger than the selected Mult's maximum input range, except when CC is used as a decoupling capacitor.

In differential mode special sensor types can allow a non-galvanic connection with an external isolating capacitor Ccc between the sensor and the CC pin to avoid wear caused by mechanical moving parts.

$$
Z_{SENSOR} = \frac{C_0}{(C_0 + C_1)}
$$

 $Z_{CDC} = 2^{RES} * Z_{SENSOR}$ 

Where:



#### <span id="page-17-2"></span>9.2.1.4 Capacitive Range Selection

Whether the application uses a single-ended or a differential sensor, the correct capacitance range as defined in [Table 5](#page-17-0) must be selected using the Mult bits, which are configured in the *C\_Config* register (see [Table 30\)](#page-45-3). If using a single-ended sensor, then the minimum and maximum capacitance inputs should fall into the specified ranges. If using a differential sensor then the total capacitance ( $C_0 + C_1$ ) must fall into this range. The Mult range affects the conversion time (see section [10.2\)](#page-22-1).

Note: If the externally applied capacitance exceeds the configured capacitance range, the converted output signal can still show an apparently correct value, which is not valid. The limit is about 500% of the selected maximum input value. For example, for a capacitance setting of Mult1, CDC Offset at zero, and CDC Reference at 7, an input value above 117pF will give a non-saturated input value.

#### <span id="page-17-0"></span>Table 5. CDC Multiplier



<span id="page-17-3"></span>Equation 8

<span id="page-17-4"></span>Equation 9

For single-ended sensors, use [Table 6,](#page-18-0) [Table 7,](#page-18-1) [Table 8,](#page-19-1) and [Table 9](#page-19-2) as guidance for selecting appropriate values for the CDC (C<sub>OFF</sub>) and (CREF) for a particular capacitance input range. The CDC\_Offset and CDC\_Reference bits are found in EEPROM word C\_Config. (Refer to [Table 30](#page-45-3) for bit numbers). Using the tables, the CDC input range can be adjusted to optimize the coverage of the sensor signal and offset values to give the maximum sensor span that can be processed without losing resolution. Choose a range by fitting the input sensor span within the narrowest range in the table, but note that these tables are only approximate, so the range should be chosen experimentally with the actual setup. Also note that since internal capacitance values can vary over process (see specification C<sub>tol</sub> in [Table 4\)](#page-9-1), the minimum and maximum sensor span should be at least  $\pm 10\%$  within the minimum and maximum of the chosen range respectively. Note: Take into consideration the effects of parasitics; if the parasitics for a particular Mult range exceed the parasitic to ground tolerance given in section [1,](#page-6-0) then the next Mult range should be considered since the CDC frequency is reduced by the Mult factor.

Note: A CREF setting of 0 (marked with \* in the following tables) is only supported with an external reference capacitor (C1) for single-ended sensors. C1 capacitance values should be within the defined range for each Mult setting.

Selection settings for CREF, and COFF, and Mult are given in the following tables (capacitance ranges are nominal values).

<span id="page-18-0"></span>



**not recommended**

<span id="page-18-1"></span>



|               |                |       |                |                 |             |                         |                       |      | <b>CDC Reference</b> |      |                 |      |                   |      |       |     |       |
|---------------|----------------|-------|----------------|-----------------|-------------|-------------------------|-----------------------|------|----------------------|------|-----------------|------|-------------------|------|-------|-----|-------|
| 3-bit set     |                |       | $0^*$          |                 |             |                         | $\overline{2}$        |      | 3                    |      |                 |      | 5                 | 6    |       |     |       |
|               | <sup>O</sup>   | 0.0   | C <sub>1</sub> | 0.0             | 23.0        | 0.0                     | 46.1                  | 0.0  | 69.1                 | 0.0  | 92.2            | 0.0  | 115.2             | 0.0  | 138.2 | 0.0 | 161.3 |
|               | 11             | 23.0  | C <sub>1</sub> | 23.0            | 46.1        | 23.0                    | 69.1                  |      | $23.0$ 92.2          |      | 23.0 115.2 23.0 |      | 138.2             | 23.0 | 161.3 |     |       |
| <b>Offset</b> | $\overline{2}$ | 46.1  | C <sub>1</sub> | 46.1            | 69.1        | 46.1                    | 92.2                  |      | 46.1 115.2           | 46.1 | 138.2           | 46.1 | 161.3             |      |       |     |       |
|               | 3 <sup>l</sup> | 69.1  | C <sub>1</sub> | 69.1            | 92.2        | 69.1                    | 115.2                 | 69.1 | 138.2                | 69.1 | 161.3           |      |                   |      |       |     |       |
| <u>ပ္</u> ပ   | $\overline{4}$ | 92.2  | C <sub>1</sub> |                 |             |                         | 92.2 115.2 92.2 138.2 |      | 92.2 161.3           |      |                 |      |                   |      |       |     |       |
|               | 51             | 115.2 | C <sub>1</sub> |                 |             | 115.2 138.2 115.2 161.3 |                       |      |                      |      |                 |      |                   |      |       |     |       |
|               | 61             | 138.2 | C1             |                 | 138.2 161.3 |                         |                       |      |                      |      |                 |      | <b>PROHIBITED</b> |      |       |     |       |
|               |                |       |                |                 |             |                         |                       |      |                      |      |                 |      |                   |      |       |     |       |
|               |                |       |                | not recommended |             |                         |                       |      |                      |      |                 |      |                   |      |       |     |       |

<span id="page-19-1"></span>Table 8. Mult 4: Sensor Capacitors Ranging from 32pF to 130pF (Full Scale Values)

<span id="page-19-2"></span>Table 9. Mult 8: Sensor Capacitors Ranging from 130pF to 260pF (Full Scale Values)



<span id="page-19-3"></span>**not recommended**

#### <span id="page-19-0"></span>9.2.2 Temperature Measurement

The temperature signal comes from an internal PTAT (proportional to absolute temperature) circuit that is a measure of the die temperature. The PTAT (VPTAT) voltage is used in the CDC to charge an internal capacitor (CT), while the bandgap voltage (VBG) is used to charge the



<span id="page-19-4"></span>



Note: The factory settings for Temp\_Trim, CDC\_Offset, and CDC\_Reference are optimized for the full temperature range of -40°C to 125°C guaranteeing a minimum effective resolution of 13 bits when 14 bits of resolution is selected. Unless a different temperature range is needed, it is strongly recommended that these settings not be changed.

## <span id="page-20-0"></span>9.3 Digital Core

The digital core provides control logic for the analog front-end, performs input signal conditioning, and handles external communication. A digital signal processor (DSP) is used for conditioning and correcting the converted sensor and temperature inputs. The DSP can correct for up to a two-region piece-wise non-linear sensor input, and up to a second-order non-linear temperature input. Alternatively a third-order correction of the sensor input for one region and up to a second-order, non-linear temperature input can be selected. Refer to section [13](#page-48-0) for details on the signal conditioning and correction math. The analog front-end configuration and correction coefficients for both the capacitive sensor and the temperature sensor are stored in an on-chip EEPROM.

Four different types of outputs are available: I2C, SPI, PDM, and the Alarms. These output modes are used in combination with the two measurement modes: Update Mode and Sleep Mode. For a full description of normal operation in each mode, refer to sectio[n 10.](#page-21-0)

The ZSSC3123 has an internal 1.85MHz temperature-compensated oscillator that provides the time base for all operations. When VDD exceeds the POR level, the reset signal de-asserts and the clock generator starts. See section [10.1](#page-22-0) for the subsequent power-on sequence. The exact clock frequency influences the measurement cycle time (see the frequency variation spec in section [5\)](#page-9-0). To minimize the oscillator error as the VDD voltage changes, an on-chip regulator supplies the oscillator block.

# <span id="page-21-0"></span>10. Normal Operation Mode

The following figure gives a general overview of ZSSC3123 operation. Details of operation, including the power-up sequence, measurement modes, output modes, diagnostics, and commands, are given in the subsequent sections.

<span id="page-21-2"></span>

<span id="page-21-1"></span>Figure 10. General Operation

## <span id="page-22-0"></span>10.1 Power-On Sequence

The following figure shows the power-on sequence of the ZSSC3123. On system power-on reset (POR), the ZSSC3123 wakes as an I2C device regardless of the output protocol programmed in EEPROM. After power-on reset, the ZSSC3123 enters the command window. It then waits for a Start CM command for 3ms if the Fast Startup EEPROM bit is set or if the bit is not set, it waits10ms (se[e Table 32\)](#page-47-1). If the ZSSC3123 receives the Start CM command during the command window, it enters and remains in Command Mode. Command Mode is primarily used in the calibration environment. See sectio[n 11](#page-39-0) for details.

If during the power-on sequence, the command window expires without receiving a Start\_CM or if the part receives a Start\_NOM command in Command Mode, the device will immediately assume its programmed output mode and will perform one complete measurement cycle. Timing for the initial measurement is described in section [10.2.](#page-22-1) At the end of the capacitance DSP calculation, the first data is written to the output register. Beyond this point, conversions are performed according to the programmed measurement mode settings (see section [11.3\)](#page-40-1).



#### Figure 11. Power-On Sequence with Fast Startup Bit Set in EEPROM

<span id="page-22-2"></span>Note: See sectio[n 10.2](#page-22-1) for timing of the measurement cycle. Timing values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10%$ ).

## <span id="page-22-1"></span>10.2 Measurement Cycle

[Figure 12](#page-23-4) shows a typical measurement cycle. At the start of a measurement, there is a small wakeup period and then an internal temperature conversion/temperature DSP calculation is performed followed by a capacitance conversion/capacitance DSP calculation. The length of these conversions depends on the settings for the two Resolution bits in the C\_Config and T\_Config EEPROM words (refer to [Table 10,](#page-23-3) [Table 30,](#page-45-3) and [Table 31\)](#page-46-1). For capacitance measurements, conversion time also depends on the Mult selected by the CDC\_Mult bits in C\_Config (se[e Table 5](#page-17-0) and [Table 30\)](#page-45-3). Each conversion cycle is followed by a DSP calculation, which uses the programmed calibration coefficients to calculate corrected temperature and capacitance measurements. In Update Mode, a temperature conversion is not performed every measurement cycle because it is considered a slower moving quantity. In this case, the measurement cycle timing is the same as in the figure without the temperature conversion/ temperature DSP calculation (see section [10.3.1](#page-23-1) for more information).



<span id="page-23-4"></span>Figure 12. Measurement Cycle Timing

<span id="page-23-3"></span><span id="page-23-2"></span>



<span id="page-23-5"></span>[a]All time values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10\%$ ).

## <span id="page-23-0"></span>10.3 Measurement Modes

The ZSSC3123 can be programmed to operate in either Sleep Mode or Update Mode. The measurement mode is selected with the Measurement\_Mode bit in the ZMDI\_Config EEPROM word (see [Table 29\)](#page-45-2). In Update Mode, measurements are taken at a fixed, selectable rate (see section [10.3.1\)](#page-23-1). In Sleep Mode, the part waits for commands from the master before taking measurements (refer to section [10.3.2\)](#page-26-0)[.](#page-21-2) 

[Figure 10](#page-21-2) shows the differences in operation between the two measurement modes.

#### <span id="page-23-1"></span>10.3.1 Update Mode

In Update Mode, the digital core will perform conversions at an update rate selected with the Power\_Down\_Period bit field in the ZMDI\_Config EEPROM word (see [Table 29\)](#page-45-2)[. Table 11](#page-24-1) shows the power-down periods between conversions for the four Power\_Down\_Period settings. The benefit of slower update rates is power savings. Update Mode is compatible with all the different output modes; I2C, SPI, PDMs, and the Alarms. As shown in the following figure, at the completion of a measurement cycle, the digital output register, PDMs, and/or Alarms will be updated before powering down. When the power-down period expires, the ZSSC3123 will wake up and perform another measurement cycle. If the part is programmed for the fastest update rate, there is no power-down period, and measurements happen continuously.

#### <span id="page-24-1"></span>Table 11. Update Rate Settings (Power\_Down\_Period Bit Field in ZMDI\_Config)

Note: All time values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10\%$ ).





<span id="page-24-3"></span>Note: See sectio[n 10.2](#page-22-1) for measurement cycle timing.

#### Figure 13. Measurement Sequence in Update Mode

<span id="page-24-0"></span>To calculate the total time between capacitive measurements in Update Mode, add the measurement cycle timing from section [10.2](#page-22-1) and the power down timing from [Table 11.](#page-24-1) For example, typical settings might be a capacitance measurement resolution of 12-bits with a Mult of 1. Inthis example, the time between measurements =  $(4.5 \text{ms} * 1 + 0.1 \text{ms} + 0.3 \text{ms}) + (power down period)$ . See [Table 12](#page-24-2) throug[h Table 15](#page-25-2) and

[Figure 12](#page-23-4) for the time between measurements for the different update rate settings and bit resolutions.

Temperature measurements are performed every six capacitive measurements. The actual frequency of temperature conversions varies with the update rate and AFE configuration settings. As shown i[n](#page-24-3) 

Note: See section 10.2 [for measurement cycle timing.](#page-24-3)

[Figure 13,](#page-24-3) when a temperature measurement is performed, a capacitance measurement occurs immediately after, so the total measurement cycle time is increased by the length of the temperature conversion and temperature DSP calculation.

To calculate the total time between temperature measurements in Update Mode, take the time between capacitive measurements as calculated in the above text and multiply that number by six (there are six capacitive measurements to every temperature measurement) and then add the temperature conversion time/temperature DSP calculation time from [Table 11](#page-24-1) For example a temperature measurement with a resolution of 12-bits has a conversion time/DSP calculation time of 4.5ms +0.25ms (from [Table 11\)](#page-24-1) Continuing with the above example (12-bit capacitive measurement with a multiplier of 1) the time between temperature measurements is (capacitance update time  $*$  6) + 4.75ms.

#### <span id="page-24-2"></span>Table 12. Time Periods between Capacitance and Temperature Measurements for Mult1, Different Resolutions, and Update Rates





#### <span id="page-25-0"></span>Table 13. Time Periods between Capacitance and Temperature Measurements for Mult2, Different Resolutions, and Update Rates



#### <span id="page-25-1"></span>Table 14. Time Periods between Capacitance and Temperature Measurements for Mult4, Different Resolutions, and Update Rates



#### <span id="page-25-2"></span>Table 15. Time Periods between Capacitance and Temperature Measurements for Mult8, Different Resolutions, and Update Rates



#### 10.3.1.1 Data Fetch in Update Mode

In Update Mode, I2C and SPI are used to fetch data from the digital output register using a Data Fetch (DF) command (see section [10.6.3\)](#page-32-0).

Detecting when data is ready to be fetched can be handled either by polling or by monitoring the Ready pin (see sectio[n 10.6.6](#page-35-0) for details on the Ready pin). The status bits of a DF tell whether or not the data is valid or stale (see sectio[n 10.4](#page-28-0) regarding the status bits). As shown in [Figure 14](#page-26-1) after a measurement cycle is complete, valid data can be fetched. If the next data fetch is performed too early, the data will be the same as the previous fetch with stale status bits. As shown in the figure, a rise on the Ready pin can also be used to tell when valid data is ready to be fetched.



Note: See section [10.2](#page-22-1) for timing of measurements.

Figure 14. I2C and SPI Data Fetching in Update Mode

#### <span id="page-26-1"></span><span id="page-26-0"></span>10.3.2 Sleep Mode

In Sleep Mode, the digital core will only perform conversions when the ZSSC3123 receives a Measurement Request command (MR); otherwise, the ZSSC3123 is always powered down. Measurement Request commands can only be sent using I2C or SPI, so PDM is not available. The Alarms can be used in Sleep Mode but only in combination with I2C or SPI. More details about MR commands in Sleep Mode operation can be found in sectio[n 10.3.2.1.](#page-27-1)

Note: Sleep Mode power consumption is significantly lower than Update Mode power consumption (see section [5](#page-9-0) for exact values).

The following figure shows the measurement and communication sequence for Sleep Mode. The master sends an MR command to wake the ZSSC3123 from power down. After the ZSSC3123 wakes up, a measurement cycle is performed consisting of both a temperature and a capacitance conversion followed by the DSP correction calculations.

At the end of a measurement cycle, the digital output register and Alarms will be updated before powering down. An I2C or SPI data fetch (DF) is performed during the power-down period to fetch the data from the output register. In I2C the user can send another MR to start a new measurement cycle without fetching the previous data, but in SPI, a DF must be done before another MR can be sent. After the data has been fetched, the ZSSC3123 remains powered down until the master sends an MR command.



Note: See section [10.2](#page-22-1) for timing of measurements.

#### Figure 15. Measurement Sequence in Sleep Mode (Only I2C, SPI, or Alarms)

#### <span id="page-27-1"></span><span id="page-27-0"></span>10.3.2.1 Data Fetch in Sleep Mode

In Sleep Mode, I2C and SPI are used to request a measurement with a MR command and to fetch data from the digital output register using a Data Fetch (DF) command (see sectio[n 10.6.3\)](#page-32-0).

As shown in the following figure, after a measurement cycle is complete, valid data can be fetched. The preferred method of detecting valid data is to wait for a rise on the Ready pin (see sectio[n 10.6.6](#page-35-0) for details on the Ready pin). If the Ready pin is not available, the user must wait for the measurements to complete before performing the DF. The status bits of the DF can be used to tell whether the data is valid or stale (see



Note: See section [10.2](#page-22-1) for timing of measurements.



## <span id="page-28-1"></span><span id="page-28-0"></span>10.4 Status and Diagnostics

Status bits (the two MSBs of the fetched high data byte; see [Table 16\)](#page-28-2) are provided in I2C and SPI but not in PDM. The status bits are used to indicate the current state of the fetched data. Diagnostic detection is available in I2C, SPI, and PDM. In I2C and SPI diagnostics are reported as a saturated high capacitance and temperature output (se[e Table 16\)](#page-28-2). In PDM, diagnostics are reported as a railed high output level for both PDM\_C (capacitive PDM) and PDM\_T (temperature PDM). If a diagnostic value is reported then one or more of the errors shown in [Table 18](#page-29-3) occurred in normal operation.

Configuration EEPROM diagnostics are detected at initial power-up of the ZSSC3123 or a wakeup in Sleep Mode and are permanent diagnostics. All other diagnostics are detected during a measurement cycle and reported in the subsequent data fetch for I2C or SPI or in an output register update for PDM.



#### <span id="page-28-2"></span>Table 16. Status Bit Definitions



#### <span id="page-29-2"></span>Table 17. Diagnostic Detection



#### <span id="page-29-3"></span>Table 18. Normal Operation Diagnostic Table



#### <span id="page-29-0"></span>10.4.1 EEPROM Error Detection and Correction

The contents of the EEPROM are protected via error checking and correction (ECC). Each of the 32 16-bit words contains 6 parity bits enabling single-bit error correction (SEC) and double-bit error detection (DED) per word. In Command Mode both SEC and DED errors are reported in the response byte (see section [11.3\)](#page-40-1). If the fetched EEPROM data has a DED error, then the fetched data will be incorrect; however, if a SEC error was reported then the fetched data has been corrected, and it is the user's choice to write the data back to attempt to correct the error. During Normal Operation Mode, a diagnostic will be flagged on any DED error, but an SEC error will be automatically corrected and not flagged as a diagnostic.

#### <span id="page-29-1"></span>10.4.2 Alarm Diagnostics

The alarm outputs do not report diagnostics. If diagnostics are needed with alarm outputs, then either digital or PDM outputs must also be used.

## <span id="page-30-0"></span>10.5 Output Modes

The ZSSC3123 has four different output modes as shown in the following table. See the corresponding reference sections for specifics on each mode.

<span id="page-30-3"></span>



As illustrated in the pin configuration in section [1,](#page-6-0) the output communication modes share pins. The Output Selection bits in EEPROM word ZMDI\_Config (see section [12.1\)](#page-45-0) select which of these outputs will be enabled. The following table shows the pin configuration for the different output selections.

<span id="page-30-4"></span>Table 20. Pin Assignment for Output Selections

|               | <b>Output Selection</b>   |                     |                       |                         |  |  |  |  |  |  |  |  |  |
|---------------|---------------------------|---------------------|-----------------------|-------------------------|--|--|--|--|--|--|--|--|--|
| Pin           | I2C (001 <sub>BIN</sub> ) | <b>SPI (011BIN)</b> | <b>PDM_C (100BIN)</b> | <b>PDM_C+T (110BIN)</b> |  |  |  |  |  |  |  |  |  |
| Pin 8         | Alarm_Low                 | Alarm Low           | Alarm Low             | PDM T                   |  |  |  |  |  |  |  |  |  |
| Pin 9         | Alarm_High                | Alarm_High          | Alarm_High            | Alarm_High              |  |  |  |  |  |  |  |  |  |
| <b>Pin 10</b> | Ready                     | Ready               | PDM C                 | PDM C                   |  |  |  |  |  |  |  |  |  |
| <b>Pin 12</b> | <b>SDA</b>                | <b>MISO</b>         | <b>SDA</b>            | <b>SDA</b>              |  |  |  |  |  |  |  |  |  |
| <b>Pin 13</b> | SCL                       | <b>SCLK</b>         | SCL                   | SCL                     |  |  |  |  |  |  |  |  |  |
| <b>Pin 14</b> | No input                  | SS                  | No input              | No Input                |  |  |  |  |  |  |  |  |  |

## <span id="page-30-1"></span>10.6 I2C and SPI

Two-wire I2C and three-wire read-only SPI are available for fetching data from the ZSSC3123. I2C is used to send calibration commands to the ZSSC3123. To choose I2C or SPI, set the corresponding Output\_Selection bits in the EEPROM word ZMDI\_Config.

#### <span id="page-30-2"></span>10.6.1 I2C Features and Timing

The ZSSC3123 uses an I2C-compatible communication protocol<sup>1</sup> with support for 100kHz and 400kHz bit rates. The ZSSC3123 I2C slave address (00<sub>HEX</sub> to 7F<sub>HEX</sub>) is selected by the Device ID bits in the *Cust\_Config* EEPROM word (se[e Table 32](#page-47-1) for bit assignments). The device will respond only to this address if the communication lock is set by programming  $011_{\text{B}iN}$  in the Comm\_lock bits in the *ZMDI\_Config* EEPROM word (see [Table 29](#page-45-2) for bit assignments); otherwise, the device will respond to all I2C addresses. The factory setting for the I2C slave address is  $28$ <sub>HEX</sub> with Comm lock set.

Se[e](#page-31-3) 

 $\overline{\phantom{0}}$ 

<sup>1</sup> For details, refer to the current version of the I2C specification available at<https://www.nxp.com/docs/en/user-guide/UM10204.pdf?fsrch=1&sr=2&pageNum=1> or other websites for this specification.



[Figure 17](#page-31-3) for the I2C timing diagram, and se[e Table 21](#page-31-2) for the definitions of the parameters shown in the diagram.

<span id="page-31-3"></span>Figure 17. I2C Timing Diagram

#### <span id="page-31-2"></span><span id="page-31-1"></span>Table 21. I2C Parameters



<span id="page-31-5"></span><span id="page-31-4"></span>[a]The min. frequency of 20kHz applies to calibration/test only (required to meet Command Window timing). There is no minimum for NOM. [b]Combined low and high widths must equal or exceed the minimum SCL period.

#### <span id="page-31-0"></span>10.6.2 SPI Features and Timing

SPI is available only as half duplex (read-only from the ZSSC3123). SPI speeds of up to 800kHz can be supported. The SPI interface can be programmed to allow the master to sample MISO on the falling-edge or rising-edge of SCL via the SPI\_Phase bit in EEPROM word *Cust\_Config*  (see [Table 32](#page-47-1) for bit assignments). See the following figure for the SPI timing diagram and the following table for definitions of the parameters shown in the timing diagram.



#### Figure 18. SPI Timing Diagram

#### <span id="page-32-3"></span><span id="page-32-2"></span>Table 22. SPI Parameters



<span id="page-32-5"></span>[a]Combined low and high widths must equal or exceed minimum SCLK period.

#### <span id="page-32-0"></span>10.6.3 I2C and SPI Commands

As detailed in [Table 23,](#page-32-4) there are three types of commands that allow the user to interface with the ZSSC3123 in the I2C or SPI modes.

#### <span id="page-32-4"></span>Table 23. I2C and SPI Command Types



#### <span id="page-32-1"></span>10.6.4 Data Fetch (DF)

The Data Fetch (DF) command is used to fetch data in any digital output mode. With the start of communication (for I2C after reading the slave address; for SPI at the falling edge of SS), the entire output packet will be loaded in a serial output register. The register will be updated after the communication is finished. The output is always scaled to 14 bits independent of the programmed resolution. The ordering of the bits is bigendian.

#### 10.6.4.1 I2C Data Fetch

An I2C Data Fetch command starts with the 7-bit slave address and the 8th bit = 1 (READ). As the slave, the ZSSC3123 sends an acknowledge (ACK) indicating success. The number of data bytes returned by the ZSSC3123 is determined by when the master sends the NACK and stop condition. The following figure shows examples of fetching two and three bytes respectively. The full 14 bits of capacitive data are fetched in the first two bytes. The MSBs of the first byte are the status bits.

If temperature data is needed, additional temperature bytes can be fetched. As illustrated i[n](#page-33-1)

[Figure 19,](#page-33-1) the three-byte data fetch returns 1 byte of temperature data (8-bit accuracy) after the capacitive data. A fourth byte can be fetched where the six MSBs of the fetched byte are the six LSBs of a 14-bit temperature measurement. The last two bits of the fourth byte are undetermined and should be masked off in the application.

<span id="page-33-1"></span>

<span id="page-33-0"></span>

Figure 19. I2C Measurement Packet Reads

#### <span id="page-34-2"></span>10.6.4.2 SPI Data Fetch

By default, the SPI interface will have data change after the falling edge of SCLK. The master should sample MISO on the rising (opposite) edge of SCLK. This is configurable via the SPI Phase bit in the EEPROM word Cust Config (see [Table 32](#page-47-1) for bit assignments). The SPI protocol can handle high and low polarity of the clock line without a configuration change.

As displayed in the following figure, the entire output packet is 4 bytes (32 bits). The high capacitive data byte comes first, followed by the low byte. Then 14 bits of corrected temperature (T[13:0]) are sent: first the T[13:6] byte and then the {T[5:0],xx} byte. The last 2 bits of the final byte are undetermined and should be masked off in the application. If the user only requires the corrected capacitance value, the read can be terminated after the 2nd byte. If the corrected temperature is also required but only at an 8-bit resolution, the read can be terminated after the 3rd byte is read.



Packet = [{S(1:0),C(13:8)}, {C(7:0)}, {T(13:6)},{T(5:0),xx}]

**Where** 

 $S(1:0)$  = Status bits for the packet (normal, command, busy, diagnostic)

 $C(13:8)$  = Upper 6 bits of the 14-bit capacitance data

 $C(7:0)$  = Lower 8 bits of the 14-bit capacitance data

T(13:6) = Corrected temperature data (if application does not require corrected temperature, terminate read early)

 $T(5:0)$ , xx =. Remaining bits of corrected temperature data for full 14-bit resolution

HiZ = High impedance

#### Figure 20. SPI Output Packet with Positive Edge Sampling

#### <span id="page-34-1"></span><span id="page-34-0"></span>10.6.5 Measurement Request (MR)

A measurement request (MR) is a Sleep-Mode-only command sent by the master to wake up the ZSSC3123 and start a new measurement cycle in both I2C and SPI modes. See section [10.3.2](#page-26-0) for more information on Sleep Mode.

#### 10.6.5.1 I2C Measurement Request

The I2C MR is used to wake up the device in Sleep Mode and start a complete measurement cycle starting with a temperature measurement, followed by a capacitance measurement, followed by the DSP calculations, and then the results are written to the digital output register. As shown i[n](#page-35-3) 

[Figure 21,](#page-35-3) the communication contains only the slave address and the WRITE bit (0) sent by the master. After the ZSSC3123 responds with the slave ACK, the master creates a stop condition.

Note: The I2C MR function can also be accomplished by sending "don't care" data after the address instead of immediately sending a stop bit.



## <span id="page-35-3"></span>Figure 21. I2C MR

#### <span id="page-35-1"></span>10.6.5.2 SPI Measurement Request

The SPI measurement request (SPI MR) is used to wake the device in Sleep Mode and then start a complete measurement cycle, starting with the temperature measurement / temperature DSP calculation, followed by the capacitance measurement / capacitance DSP calculations, and then the results are written to the digital output register. As shown i[n](#page-35-4) 

[Figure 22,](#page-35-4) executing an SPI MR command is a read of 8 bits, ignoring the data that is returned.

Note: The SPI MR function can also be accomplished by performing a full SPI Data Fetch (see section [10.6.4.2\)](#page-34-2) and ignoring the invalid data that will be returned.



<span id="page-35-4"></span>

#### <span id="page-35-2"></span><span id="page-35-0"></span>10.6.6 Ready Pin

A rise on the Ready pin indicates that new data is ready to be fetched from either the I2C or SPI interface. The Ready pin stays high until a Data Fetch (DF) command is sent (see section [10.6.3\)](#page-32-0); it stays high even if additional measurements are performed before the DF. In Sleep Mode, sending a Measurement Request (MR) command resets the Ready pin.

The Ready pin's output driver type is selectable as either full push-pull or open drain via the Ready\_Open\_Drain bit in EEPROM word Cust\_Config (see [Table 32](#page-47-1) for bit assignments and settings). Point-to-point communication typically uses the full push-pull driver. If an application requires interfacing to multiple parts, then the open-drain option can allow for just one wire and one pull-up resistor to connect all the parts in a bus format.

## <span id="page-36-0"></span>10.7 Pulse Density Modulation (PDM)

PDM outputs for both corrected capacitance and temperature are provided on the ZSSC3123. PDM C (capacitance PDM) appears on the READY/PDM C pin, and PDM T (temperature PDM) appears on the ALARM\_LOW/PDM\_T pin if enabled using the Output\_Selection bits (see [Table 29\)](#page-45-2). The PDM frequency is 231.25kHz ±10% (i.e., the oscillator frequency 1.85MHz ±10% divided by 8). Both PDM signals are 14-bit values. In PDM Mode, the ZSSC3123 must be programmed to Update Mode (see sectio[n 10.3.1\)](#page-23-1). Every time a conversion cycle has finished, the PDM will begin outputting the new value.

An analog output value is created by low-pass filtering the output; a simple first-order RC filter will work in this application. Select the time constant of the filter based on the requirements for settling time and/or peak-to-peak ripple.

Important: The resistor of the RC filter must be  $\geq 10k\Omega$ .

The following table shows some filter examples using a  $10k\Omega$  resistor.

<span id="page-36-2"></span>



For a different (higher) resistor, the normalized ripple VPP[mV/V] can be calculated as:

$$
VPP[mV/V] = \frac{4324}{(R[k\Omega)*C[nF])}
$$
 Equation 14

or the settling time tserm for a 0% to 90% settling can be calculated as:

$$
t_{SETT} [ms] = 0.0023 * R [k\Omega] * C [nF]
$$
 **Equation 15**

The ZSSC3123 provides high and low clipping limits for the PDM output. EEPROM words PDM\_Clip\_High and PDM\_Clip\_Low (EEPROM registers  $16$ <sub>HEX</sub> and  $17$ <sub>HEX</sub>; se[e Table 28\)](#page-43-1) are the 14-bit high and low clipping limit registers respectively. The 14-bit values map directly to the output of the IC and can be calculated as:

$$
PDM\_Clip = ROUND(\frac{2^{14} * clip\_level\_%}{100})
$$

These registers apply to both PDM\_C and PDM\_T. Since diagnostics are reported via the PDM\_C or PDM\_T pin (see section [10.4\)](#page-28-0), clipping limits allow diagnostics to be differentiated from the normal output. For detection of the diagnostic signal, a PDM\_Clip\_High limit of 97.5%  $(3E66<sub>Hex</sub>)$  or lower is recommended.

Important: The default values for the high and low clipping limits  $(00<sub>HEX</sub>)$  are not compatible with PDM output, so the clipping limits must be changed if the PDM output is used. Otherwise, the PDM output will not function as expected. If the PDM output is not used, it is important to retain the default values of  $00<sub>HEX</sub>$  for the clipping limits.

## <span id="page-36-1"></span>10.8 Alarm Output

The alarm output can be used to monitor whether a corrected capacitance reading has exceeded or fallen below pre-programmed values. The alarm can be used to drive an open-drain load connected to VDD, as demonstrated in section [14.2,](#page-51-0) or it can function as a full push-pull driver. If a high voltage application is required, external devices can be controlled with the Alarm pins, as demonstrated in section [14.3.](#page-52-0)

<span id="page-36-4"></span><span id="page-36-3"></span>Equation 16

The two alarm outputs can be used at the same time, and these alarms can be used in combination with any of the other three modes; I2C, SPI, or PDM.

Note: When both PMD C and PDM T are selected, only Alarm High is available (see sectio[n 10.5\)](#page-30-0).

The alarm outputs are updated when a conversion cycle is completed. The alarm outputs can be used in both Update Mode and Sleep Mode, but if Sleep Mode is used, I2C or SPI must also be used to control the measurements (see sectio[n 10.3\)](#page-23-0).

#### <span id="page-37-0"></span>10.8.1 Alarm Registers

Four registers are associated with the alarm functions: Alarm\_High\_On, Alarm\_High\_Off, Alarm\_Low\_On, and Alarm\_Low\_Off (see [Table 28](#page-43-1) for EEPROM addresses). Each of these four registers is a 14-bit value that determines where the alarms turn on or off. The two high alarm registers form the output with hysteresis for the Alarm High pin, and the two low alarm registers form the output with hysteresis for the Alarm Low pin. Each of the two alarm pins can be configured independently using Alarm Low Cfg and Alarm High Cfg located in EEPROM word Cust Config (see [Table 32](#page-47-1) for bit assignments).

Note: If two high alarms or two low alarms are needed, see sectio[n 10.8.4.](#page-38-1)

#### <span id="page-37-1"></span>10.8.2 Alarm Operation

As shown in the following figure, the Alarm High On register determines where the high alarm trip point is and the Alarm High Off register determines where the high alarm turns off if the high alarm has been activated. The high alarm hysteresis value is equal to Alarm High On – Alarm\_High\_Off. The same is true for the low alarm where Alarm\_Low\_On is the low alarm trip point with Alarm\_Low\_Off determining the alarm shut off point. The low alarm hysteresis value is equal to Alarm\_Low\_Off – Alarm\_Low\_On[.](#page-38-3) 

[Figure 24](#page-38-3) shows the output operation flowcharts for both the Alarm\_High and Alarm\_Low pins.



<span id="page-37-2"></span>Figure 23. Example of Alarm Function



<span id="page-38-3"></span>Figure 24. Alarm Output Flow Chart

#### <span id="page-38-2"></span><span id="page-38-0"></span>10.8.3 Alarm Output Configuration

The user can select the output driver configuration for each alarm using the Output Configuration bit in the Alarm\_High\_Cfg and Alarm\_Low\_Cfg registers in EEPROM word Cust Config (see [Table 32](#page-47-1) for bit assignments). For applications, such as interfacing with a microcontroller or controlling an external device (as seen in sectio[n 14.3\)](#page-52-0), select the full push-pull driver for the alarm output type. For an application that directly drives a load connected to VDD, as demonstrated in sectio[n 14.2,](#page-51-0) the typical selection is the open-drain output type.

An advantage of making an alarm output open drain is that in a system with multiple devices, the alarm outputs of each ZSSC3123 can be connected together with a single pull-up resistance so that one can detect an alarm on any device with a single wire.

#### <span id="page-38-1"></span>10.8.4 Alarm Polarity

For both alarm pins, the polarity of the alarm output is selected using the Alarm Polarity bit in the Alarm High Cfg and Alarm Low Cfg registers in EEPROM word Cust Config (se[e Table 32](#page-47-1) for bit assignments). As shown in the example in sectio[n 14.3,](#page-52-0) the alarms can be used to drive a high voltage humidity control system. Since the humidifier or dehumidifier relays must be on when the alarms are on, the alarm polarity bits are set to 0 (active high). In the example given in section [14.2,](#page-51-0) an alarm is used to turn on an LED in an open drain configuration. In order for the LED to be on when the alarm is on, the output must be low, so the alarm polarity bit is set to 1 (active low).

Another feature of the polarity bits is the ability to create two high alarms or two low alarms. For example, with applications requiring two high alarms, flip the polarity bit of the Alarm\_Low pin, and it will act as a high alarm. However, in this case, the effect of the alarm low registers is also changed: the Alarm\_Low\_On register would act like the Alarm\_High\_Off register and the Alarm\_Low\_Off register would act like the Alarm High On register. The same can be done to achieve two low alarms: the Alarm High pin would have the polarity bit flipped, and the two Alarm High registers would have opposite meanings.

## <span id="page-39-0"></span>11. Command Mode

The Command Mode is primarily used for calibrating the ZSSC3123. Command Mode is entered by sending a Start\_CM during the command window (see section 3.1 for more details on how to enter Command Mode). In Command Mode, a set of commands is available to the user to calibrate the part (se[e Table 25\)](#page-40-2).

## <span id="page-39-1"></span>11.1 Command Format

Command Mode commands are only supported for the I2C protocol. As shown in the following figure, commands are 4-byte packets with the first byte being a 7-bit slave address followed by 0 for the write operation. The second byte is the command byte and the last two bytes form a 16-bit data field.



*I2C WRITE, Command Byte, and 2 Command Data Bytes*

<span id="page-39-2"></span>Figure 25. I2C Command Format

## <span id="page-40-0"></span>11.2 Command Encodings

The following table describes all the commands that are offered in Command Mode.

Note: Only the commands listed in the following table are valid. Other encodings might cause unpredictable results. If data is not needed for the command, zeros must be supplied as data to complete the 4-byte packet.

| <b>Command Byte</b><br>8 Command Bits (HEX) | Third and<br><b>Fourth Bytes</b><br>16 Data Bits (HEX) | <b>Description</b>                                                                                                                                               | Response Time [a]                                                                                                                                                          |
|---------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00HEX to 1FHEX                              | 0000 <sub>HEX</sub>                                    | EEPROM Read of addresses 00HEX to 1FHEX                                                                                                                          | $100\mu s$                                                                                                                                                                 |
|                                             |                                                        | After this command has been sent and executed, a data fetch<br>must be performed (see section 10.6.4).                                                           |                                                                                                                                                                            |
| $40$ HEX to $5$ FHEX                        | <b>YYYY</b> <sub>HFX</sub><br>$(Y = data)$             | Write to EEPROM addresses 00HEX to 1FHEX<br>The 2 bytes of data sent will be written to the address specified<br>in the 6 LSBs of the command byte.              | 12ms                                                                                                                                                                       |
| $80$ HEX                                    | 0000 <sub>HEX</sub>                                    | Start NOM<br>Ends Command Mode and transitions to Normal Operation<br>Mode.                                                                                      | Length of initial conversions<br>depends on temperature and<br>capacitance resolution set-<br>tings and the capacitance<br>"mult" setting (for details, see<br>section 10) |
| AO <sub>HEX</sub>                           | 0000 <sub>HEX</sub>                                    | Start CM<br>Start Command Mode: used to enter the command interpreting<br>mode. Start_CM is only valid during the power-on Command<br>Window (see section 10.1). | $100\mu s$                                                                                                                                                                 |
| BO <sub>HEX</sub>                           | 0000 <sub>HEX</sub>                                    | <b>Get Revision</b><br>Get the revision of the part.<br>After this command has been sent and executed, a data fetch<br>must be performed (see section 10.6.4).   | $100\mu s$                                                                                                                                                                 |

<span id="page-40-2"></span>Table 25. Command List and Encodings

<span id="page-40-3"></span>[a]All time values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10\%$ ).

## <span id="page-40-1"></span>11.3 Command Response and Data Fetch

After a command has been sent and the execution time defined in [Table 25](#page-40-2) has expired, an I2C Data Fetch (DF) can be performed to fetch the response. As shown in

[Figure 26,](#page-42-1) after the slave address has been sent, the first byte fetched is the response byte. The upper two status bits will always be 10<sub>BIN</sub> to represent Command Mode (see section [10.4\)](#page-28-0). The lower two bits are the response bits. [Table 26](#page-41-0) describes the different responses that can be fetched.

To determine if a command has finished executing, poll the part until a Busy response is no longer received. The middle four bits of the response byte are command diagnostic bits where each bit represents a different diagnostic (see [Table 27\)](#page-41-1). For more information on EEPROM errors, see section [10.4.1.](#page-29-0)

Note: Regardless of what the response bits are, one or more of the diagnostic bits might be set, indicating an error occurred during the execution of the command.

Note: Only one command can be executed at a time. After a command is sent, another command must not be sent until the execution time of the first command defined i[n Table 25](#page-40-2) has expired.

For all commands except EEPROM Read and Get Revision, the data fetch should be terminated after the response byte is read. If the command was a Get Revision, then the user will fetch the one-byte Revision value as shown i[n](#page-42-1) 

[Figure 26,](#page-42-1) example 2. The revision is coded with the upper nibble being the letter corresponding to a full layer change and the lower nibble being the metal change number, for example A0. If the command was an EEPROM Read, then the user will fetch two more bytes as shown in

[Figure 26,](#page-42-1) example 3. If a Corrected EEPROM Error diagnostic was flagged after an EEPROM read, the user has the option to write this data back to attempt to fix the error.

Instead of polling to determine if a command has finished executing, the user can use the Ready pin. In this case, wait for the Ready pin to rise, which indicates that the command has executed. Then a data fetch can be performed to get the response and data (se[e](#page-42-1) 

[Figure 26\)](#page-42-1). See sectio[n 10.6.6](#page-35-0) for more information on the Ready pin.

#### <span id="page-41-0"></span>Table 26. Response Bits



#### <span id="page-41-1"></span>Table 27. Command Diagnostic Bits



<span id="page-42-1"></span>



**(3)** *I2C EEPROM DF* **– Command Status Response and EEPROM Data Fetch – 3 Bytes**

<span id="page-42-0"></span>

Figure 26. Command Mode Data Fetch

## <span id="page-43-0"></span>12. EEPROM

The EEPROM array contains the calibration coefficients for gain and offset, etc., and the configuration bits for the analog front-end, output modes, measurement modes, etc. The ZSSC3123 EEPROM is arranged as 32 16-bit words (see [Table 28\)](#page-43-1). The EEPROM is divided into two sections. Words OHEX to 15HEX can only be written to if the EEPROM is unlocked. After the EEPROM is locked, these locations can no longer be written to. The EEPROM lock bits are in the ZMDI Config register (se[e Table 28](#page-43-1) for the bit assignment). Words  $16$ <sub>HEX</sub> to  $1F$ <sub>HEX</sub> (highlighted blue in [Table 28\)](#page-43-1) are always unlocked and available for writing to at all times. See section [11](#page-39-0) for instructions on reading and writing to the EEPROM in Command Mode via the I2C interface. When programming the EEPROM, an internal charge pump voltage is used; therefore a high voltage supply is not needed.

Note: If the EEPROM was accidentally locked, it can be unlocked with the following instructions (see sectio[n 11](#page-39-0) for how to send commands).

- 1. Enter Command Mode with a Start\_CM command.
- 2. Send an  $A2_{\text{HEX}}$  for the command byte and  $0000_{\text{HEX}}$  for the command data.
- 3. Send an  $FO_{HEX}$  for the command byte and  $0021_{HEX}$  for the command data.
- 4. Clear the EEPROM\_Lock bits in the *ZMDI\_Config* register with an EEPROM Write command.
- 5. Reset the part.

There are four Customer\_ID words available for customer use, two in the locked region and two in the unlocked region. They can be used as a customer serial number for module traceability. (See the following table for Customer\_ID EEPROM addresses.) The integrity of the contents of the EEPROM array is ensured via ECC (see section [10.4.1\)](#page-29-0).

The following table provides a summary of the EEPROM contents. The configuration register bits are explained in detail in the following subsections.

#### <span id="page-43-1"></span>Table 28. EEPROM Word Assignments

Note: See important notes at the end of the table.





<span id="page-44-0"></span>[a]The T in the default setting for EEPROM word 04<sub>HEX</sub> represents the custom trim value determined by final test. Do not change this setting.

## <span id="page-45-0"></span>12.1 Renesas Configuration Register (ZMDI\_Config, EEPROM Word  $02_{HEX}$ )

This register is loaded at power-on reset and upon exiting Command Mode using a Start\_NOM command.

| <b>Bit Range</b> | <b>IC Default</b>  | <b>Name</b>       | <b>Description and Notes</b>                                                                      |
|------------------|--------------------|-------------------|---------------------------------------------------------------------------------------------------|
| 0                | $0_{\text{BIN}}$   | Measurement Mode  | $0 =$ Update Mode                                                                                 |
|                  |                    |                   | $1 =$ Sleep Mode                                                                                  |
| 2:1              | 00 <sub>BIN</sub>  | Power_Down_Period | Power Down Period: [a]                                                                            |
|                  |                    |                   | $00_{\text{BIN}} = 0$ ms                                                                          |
|                  |                    |                   | $01BIN = 5MS$                                                                                     |
|                  |                    |                   | $10BIN = 25ms$                                                                                    |
|                  |                    |                   | $11_{\text{BIN}} = 125 \text{ms}$                                                                 |
| 3                | OBIN               | Scale_Sot_Tc      | Scales the SOT TC Terms:                                                                          |
|                  |                    |                   | $0 = Scale \times 1$                                                                              |
|                  |                    |                   | 1 = Scale $\times$ 2                                                                              |
| 4                | OBIN               | Gain4x_C          | Multiply Gain_1 and Gain_2 by                                                                     |
|                  |                    |                   | $0 =$ multiply by 1                                                                               |
|                  |                    |                   | $1 =$ multiply by 4                                                                               |
| 7:5              | 000 <sub>BIN</sub> | EEPROM_lock       | $011_{\text{BIN}}$ = locked                                                                       |
|                  |                    |                   | All other = unlocked                                                                              |
|                  |                    |                   | When EEPROM is locked, the internal charge pump is disabled and the                               |
|                  |                    |                   | EEPROM can no longer be programmed.                                                               |
|                  |                    |                   | Note: If the EEPROM was accidentally locked, see section 12 for<br>instructions for unlocking it. |
| 10:8             | 011 <sub>BIN</sub> | Comm_lock         | $011_{\text{BIN}}$ = locked                                                                       |
|                  |                    |                   | All other $=$ unlocked                                                                            |
|                  |                    |                   | When communication is locked, I2C communication will only respond to                              |
|                  |                    |                   | its programmed address; otherwise if communication is unlocked, I2C                               |
|                  |                    |                   | will respond to any address.                                                                      |
| 13:11            | 001 <sub>BIN</sub> | Output_Selection  | $001_{\text{BIN}} = 12C$                                                                          |
|                  |                    |                   | $011BIN = SPI$                                                                                    |
|                  |                    |                   | $100_{\text{BIN}}$ = PDM Capacitance (+ 2 alarms)                                                 |
|                  |                    |                   | 110 <sub>BIN</sub> = PDM Capacitance + Temperature (+ 1 alarm)                                    |
|                  |                    |                   | All other configurations are not allowed                                                          |
|                  |                    |                   | See Table 20 for more details.                                                                    |
| 14               | OBIN               | Third_order       | $0 =$ Piece-wise linear calibration with breakpoint                                               |
|                  |                    |                   | $1 =$ Third-order calibration                                                                     |
| 15               | OBIN               | Not Available     | Do Not Change - must leave at factory settings                                                    |

<span id="page-45-2"></span>Table 29. ZMDI\_Config Bit Assignments

<span id="page-45-4"></span><span id="page-45-1"></span>[a]All time values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10\%$ ).

## 12.2 Capacitance Analog Front-End Configuration (C\_Config, EEPROM Word  $06<sub>HEX</sub>$ )

This register is loaded immediately before a capacitance measurement is taken, so a power cycle is not needed for changes to take effect.

#### <span id="page-45-3"></span>Table 30. C\_Config Bit Assignments





<span id="page-46-2"></span>[a]All time values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10\%$ ). See section [10.2](#page-22-1) for additional timing factors.

## <span id="page-46-0"></span>12.3 Temperature Analog Front End Configuration (T\_Config, EEPROM Word 11HEX)

This register is loaded immediately before a capacitance measurement is taken, so a power cycle is not needed for changes to take effect.

| <b>Bit Range</b> | <b>IC Default</b>  | <b>Name</b>   | <b>Description and Notes</b>                                                                                                                            |
|------------------|--------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0              | $010_{\text{BIN}}$ | CDC Reference | CDC reference capacitor selection. The factory settings are set for a<br>full-span temperature range from -40°C to +125°C.                              |
|                  |                    |               | Note: Do not change this setting from the factory setting unless a<br>different temperature range is needed.                                            |
| 5:3              | $010_{\text{BIN}}$ | CDC Offset    | CDC offset capacitor selection. The factory settings are set for a full-<br>span temperature range from -40°C to +125°C.                                |
|                  |                    |               | Note: Do not change this setting from the factory setting unless a<br>different temperature range is needed.                                            |
| 8:6              | $110_{BIN}$        | Temp_Trim     | Trim setting used for the temperature measurement. The factory<br>settings are set for a full-span temperature range from -40°C to<br>$+125^{\circ}$ C. |
|                  |                    |               | Note: Do not change this setting from the factory setting unless a<br>different temperature range is needed.                                            |
| 9                | Obin               | Not Available | Do Not Change – must leave at factory settings                                                                                                          |
| 11:10            | 11 <sub>BIN</sub>  | Resolution    | Temperature resolution and sample rate: [a]                                                                                                             |
|                  |                    |               | $00_{\text{BIN}}$ = 8 bits at 0.7ms rate                                                                                                                |
|                  |                    |               | $01_{\text{BIN}}$ = 10 bits at 1.6ms rate                                                                                                               |
|                  |                    |               | $10_{\text{BIN}}$ = 12 bits at 5.0ms rate                                                                                                               |
|                  |                    |               | $11_{\text{BIN}}$ = 14 bits at 18.5ms rate                                                                                                              |
| 15:12            | <b>1000BIN</b>     | Not Available | Do Not Change – must leave at factory settings                                                                                                          |

<span id="page-46-1"></span>Table 31. T\_Config Bit Assignments

<span id="page-46-3"></span>[a]All time values shown are typical; for the worst case values, multiply by 1.1 (nominal frequency  $\pm 10\%$ ).

## <span id="page-47-0"></span>12.4 Customer Configuration Register (Cust\_Config, EEPROM Word 1CHEX)

This register is loaded at power-on reset and upon exiting Command Mode after receiving a Start\_NOM command.



#### <span id="page-47-1"></span>Table 32. Cust\_Config Bit Assignments

## <span id="page-48-0"></span>13. Calibration and Signal Conditioning Math

Renesas can provide software and hardware with samples to perform the calibration. For a complete description and detailed examples, see *ZSSC3122/ZSSC3123\_SSC\_Modular\_Evaluation\_Kit\_Description\_RevX\_xy.pdf*.

Note: For best results, the calibration should be done with all settings set to the final application including supply voltage, measurement mode, update rate, output mode, resolution, and AFE settings in the final packaging.

## <span id="page-48-1"></span>13.1 Capacitance Signal Conditioning

The ZSSC3123 supports signal conditioning for an up to two-region piece-wise, non-linear sensor input or a third-order correction, which is selectable. The general form of the capacitance signal conditioning equations are provided below.

Note: The following equations are only meant to show the general form and capabilities of the ZSSC3123 sensor signal conditioning.

Two-region piece-wise, non-linear sensor input:  
\n
$$
RawTC = \frac{Raw_C + OFFSET + \Delta T * (Tco + \Delta T * SOT\_tco)}{1 + \Delta T * (Tcg + \Delta T * SOT\_tcg)}
$$
\n**Equation 17**  
\n
$$
Raw_1 = MIN(RawTC, Raw\_Break)
$$
\n**Equation 18**

$$
Raw_2 = MAX(0, RawTC - Raw\_Break)
$$
 **Equation 19**

Out = 
$$
SOT_1 * (Gain_1 * Raw_1)^2 + Gain_1 * Raw_1
$$
  
+  $SOT_2 * (Gain_2 * Raw_2)^2 + Gain_2 * Raw_2$ 

#### **Or alternatively**

**Non-linear sensor input up to third-order correction:** 

$$
Raw_1 = \frac{Raw\_C + OFFSET + \Delta T * (Tco + \Delta T * SOT\_tco)}{1 + \Delta T * (Tcg + \Delta T * SOT\_tcg)}
$$
 **Equation 21**

$$
1 + \Delta T * (Tcg + \Delta T * SOT\_tcg)
$$
\n
$$
Out = TOT_1 * (Gain_1 * Raw_1)^3 + SOT_1 * (Gain_1 * Raw_1)^2 + Gain_1 * Raw_1
$$
\nEquation 22

Where:



<span id="page-49-0"></span>

## 13.2 Temperature Signal Compensation

Temperature is measured internally. Temperature correction contains both linear gain and offset terms as well as a second-order term to correct for any nonlinearity.

Note: [Equation 23](#page-49-3) is only meant to show the general form and capabilities of the internal ZSSC3123 temperature signal conditioning.

$$
T = \text{SOT}_T * (Raw_T)^2 + \text{Gain}_T * Raw_T + \text{Offset}_T
$$

#### <span id="page-49-3"></span>Equation 23

Where:



## <span id="page-49-1"></span>13.3 Limits on Coefficient Ranges

There are range limits on some of the calibration coefficients that will be enforced by the calibration routine provided by Renesas. These limits ensure the integrity of the internal calculations and would only limit the most extreme cases of sensor correction.

Note: For Alarm-only applications, it is critical that the coefficient verification feature of the calibration routine is used since diagnostics are not reported for the Alarms (see sectio[n 10.4](#page-28-0) for more details).

Table 6.1 shows the limits for correction for the grade of temperature dependency and 2<sup>nd</sup> nonlinearity of this dependency.

#### <span id="page-49-2"></span>Table 33. Limits on Coefficient Ranges





## <span id="page-50-0"></span>14. Application Circuit Examples

The ZSSC3123 provides functionality for many different configurations. The following examples correspond to the example circuits shown at the beginning of the specification; however, there are many other possibilities. Combinations of these examples and many other options can give the user maximum design flexibility. Settings for the configuration registers are given with each example. See [Table 28](#page-43-1) for register addresses. In the examples below, bits 3 and 4 of the *ZMDI\_Config* register are marked with an X because they are calculated during calibration and are coefficient dependent (see [Calibration and Signal Conditioning Math\)](#page-48-0).

## <span id="page-50-1"></span>14.1 Digital Output with Optional Alarms



<span id="page-50-2"></span>Figure 27. Digital Output with Optional Alarms Example

In this example, a single-ended input capacitance is converted to the digital domain, corrected, and output via I2C. The configuration settings are shown in the following table. The ZSSC3123 operates in Sleep Mode, in which measurement commands are used during normal operation. In this example, the I2C address is  $28$ <sub>HEX</sub> and the Comm lock is set.

In this application, both Alarm High and Alarm Low are used for digital communication. As shown in the table, both alarms are configured as active high and full push-pull drivers for digital communication.

The AFE configuration registers select 14-bit resolution for capacitance with a capacitance range from 2.9pF to 7.2pF. The internal temperature is set to 14-bit resolution.

| <b>Configuration Register</b> | 15 | 14 | 12<br>ιv | 12             | 11 | 10 |    |      |                |    |             |      |             |             |      |              |
|-------------------------------|----|----|----------|----------------|----|----|----|------|----------------|----|-------------|------|-------------|-------------|------|--------------|
| ZMDI_Config (Table 29)        | 0† |    |          |                |    |    |    |      |                |    |             |      |             |             |      |              |
| Cust_Config (Table 32)        | 0† | N. |          |                |    |    |    |      |                |    |             |      |             |             |      |              |
| C_Config (Table 30)           | 0† |    |          |                |    |    | 0† | 0    | 0 <sup>†</sup> | 0  |             |      |             | c           |      |              |
| Config (Table 31)             |    |    | N.       | O <sup>t</sup> |    |    | 0  | $4*$ | $4*$           | ∩* | $^{\wedge}$ | $4*$ | $^{\wedge}$ | $^{\wedge}$ | $4*$ | $^{\wedge*}$ |

<span id="page-50-3"></span>Table 34. Example 1: Configuration Settings

The factory settings are set for a full span temperature range from -40°C to +125°C. Do not change this setting unless a different temperature range is needed.

## <span id="page-51-0"></span>14.2 Analog Output with Optional Alarms

In this example, a single-ended input capacitance is converted and corrected, and then both capacitance and temperature are output via the PDM C and PDM T pins, which are then low-pass filtered for analog outputs. One of the optional alarms controls an LED. The configuration settings are shown [Table 35.](#page-51-2) In the *ZMDI* Config register, the output selection bits are set to 10 to select PDM. Example low-pass filter values are given in sectio[n 10.7.](#page-36-0)



Figure 28. Analog Output with Optional Alarms Example

<span id="page-51-1"></span>For PDM, Update Mode must be selected. In this application example, a 25ms power-down period has been used.

In this application, Alarm\_High is used to turn on an LED in an open-drain configuration. The output must be low for the LED to be on, so the Alarm\_High polarity bit is set to active low. The PDM clipping limits are set for 10% (666 $_{HEX}$ ) to 90% (399 $9_{HEX}$ ) output.

The AFE configuration registers show a resolution of 14 bits for capacitance; however, the PDM low-pass filter may be set for a lower resolution with a faster settling time (see sectio[n 10.7\)](#page-36-0). A capacitance range of 1.4pF to 8.6pF has been chosen, which requires a Mult setting of 1. The internal temperature is set to 12-bit resolution.



#### <span id="page-51-2"></span>Table 35. Example 2: Configuration Settings

\* The factory settings are set for a full span temperature range from -40°C to +125°C. Do not change this setting unless a different temperature range is needed.

## <span id="page-52-0"></span>14.3 Bang-Bang Control System

In this example, the only outputs are the alarm pins. They are programmed to control a high voltage bang-bang humidity control system. External devices are not needed if not using high voltage.

If the humidity gets too high, the ZSSC3123 activates the dehumidifier using the Alarm\_High pin. If the humidity gets too low, it activates the humidifier with the Alarm Low pin. The alarm registers must be set to appropriate trip and hysteresis points (see section 3.8). The configuration settings are shown in [Table 36.](#page-52-2)

The output selection bits should either be set to I2C or SPI since, depending on the PDM configuration, both alarms are not supported. Additionally, I2C and SPI are lower power than PDM. This application does not use I2C or SPI, so Update Mode must be used because Sleep Mode commands cannot be sent. The fastest update rate is used for this example. External devices are needed to control the outputs because a voltage source greater than VDD is used.

The alarm pins control NMOS devices so the alarm pins must be full push-pull and output high when the alarm is on, so the polarity bits are set to 0 and the open-drain bits are set to 0.

In this example application, a faster response time may be needed, so the AFE configuration settings show 10-bit resolution for both capacitance and internal temperature. *C\_Config* settings have been selected for a capacitance range of 5.8pF to 7.2pF (se[e Table 6\)](#page-18-0).



Figure 29. Bang-Bang Control System Example

#### <span id="page-52-2"></span><span id="page-52-1"></span>Table 36. Example 3: Configuration Settings



\* The factory settings are set for a full span temperature range from -40°C to +125°C. Do not change this setting unless a different temperature range is needed.

## <span id="page-53-0"></span>14.4 Differential Input Capacitance

This example shows that the full functionality of the ZSSC3123 including the applications illustrated in examples 1, 2, and 3, can be implemented with a differential input capacitance. The capacitor CCC allows a non-galvanic connection (e.g., to the moving part of a motion sensor as part of the sensor construction), but it is not needed for sensor types with existing galvanic connections.

The configuration settings are shown i[n Table 37.](#page-53-2) The differential bit is set to select differential input capacitance. In this example, SPI has been selected in Update Mode at the fastest update rate. The SPI phase is set to 1 so that the master samples MISO on the negative edge of SCLK. The EEPROM has been locked.

The AFE configuration registers select 14-bit resolution for capacitance and 10-bit resolution for internal temperature. Because this is the differential configuration, both the internal reference and offset capacitors are set to zero.



Figure 30. Differential Input Capacitance Example

<span id="page-53-2"></span><span id="page-53-1"></span>



\* The factory settings are set for a full span temperature range from -40°C to +125°C. Do not change this setting unless a different temperature range is needed.

## <span id="page-54-0"></span>14.5 External Reference Capacitor

This example demonstrates that the full functionality of the ZSSC3123, including the applications illustrated in examples 1, 2, and 3, can be implemented with an external reference capacitor in conjunction with a single-ended input capacitance. In this example, the digital output is used. The external reference is used. The configuration settings are shown in [Table 38.](#page-54-3)

Example configuration settings show I2C in Sleep Mode with the Comm\_lock off so that the ZSSC3123 can respond to any I2C slave address. Also the Ready pin is configured as open-drain so that multiple devices can have their Ready lines connected together.

The AFE configuration registers select 12-bit resolution for capacitance and 12-bit resolution for internal temperature. This example also shows an offset setting of 4.3pF.



Figure 31. External Reference Input Capacitance Example

| <b>Configuration Register</b> | 15 | 14 | n<br>ιJ | 12 | 4 A | 10 | Ω<br>ч |      |      |              |              |      | u            |    |      |              |
|-------------------------------|----|----|---------|----|-----|----|--------|------|------|--------------|--------------|------|--------------|----|------|--------------|
| ZMDI_Config (Table 29)        | 0† |    |         |    |     |    |        |      |      |              |              |      | $\cdot$      |    |      |              |
| Cust_Config (Table 32)        | 0† | 0† |         |    |     |    |        |      |      |              |              |      |              |    |      |              |
| C_Config (Table 30)           | 0† |    |         |    |     |    | 0      | 0    | 0†   | 0†           |              |      |              |    |      |              |
| Config (Table 31)             |    |    | 0†      | 0  |     |    | 0†     | $4*$ | $4*$ | $^{\wedge*}$ | $^{\wedge*}$ | $4*$ | $^{\wedge*}$ | ∩* | $4*$ | $^{\wedge*}$ |

<span id="page-54-3"></span><span id="page-54-2"></span>Table 38. Example 5: Configuration Settings

The factory settings are set for a full span temperature range from -40 $^{\circ}$ C to +125 $^{\circ}$ C. Do not change this setting unless a different temperature range is needed.

† Reserved setting – do not change factory settings.

## <span id="page-54-1"></span>15. ESD/Latch-Up-Protection

All external module pins have an ESD protection of >4000V and a latch-up protection of ±100mA or (up to +8V / down to –4V) relative to VSS/VSSA. The internal module pin VCORE has an ESD protection of > 2000V. ESD protection referenced to the Human Body Model is tested with devices in TSSOP14 packages during product qualification. The ESD test follows the Human Body Model with 1.5kΩ/100pF based on MIL 883, Method 3015.7.

## <span id="page-55-0"></span>16. Test

The test program is based on this datasheet. The final parameters, which will be tested during production, are listed in the tables and graphs of section [5.](#page-9-0)

# <span id="page-55-1"></span>17. Reliability

<span id="page-55-2"></span>A reliability investigation according to the in-house non-automotive standard will be performed.

## 18. Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

<https://www.renesas.com/document/psc/14-tssop-package-outline-drawing-44mm-body-065mm-pitch-pgg14t1>

## <span id="page-55-3"></span>19. Example Marking Diagram for TSSOP14 Parts



Line1: Partial part number.

Line 2: Next characters in the partial part number. Refer to section [22](#page-56-1) for the available part code variations.

Line 3: "YYWW" represents the last two digits of the year followed by two digits for the work week that the part was assembled. "R" indicates part is "RoHS compliant."

# <span id="page-55-4"></span>20. Storage and Soldering Conditions

#### <span id="page-55-5"></span>Table 39. Storage and Soldering Condition – TSSOP14



# <span id="page-56-0"></span>21. Glossary



# <span id="page-56-1"></span>22. Ordering Information

Note: Contact Renesas Sales for additional information and for sales and support for the ZSSC3123 Mass Calibration System



<span id="page-56-2"></span>[a]Produced in wafer fab 1 location. Not recommended for new design in's.

# <span id="page-57-0"></span>23. Revision History





# RENESAS

# 14-TSSOP Package Outline Drawing )<br>Dutline Drawing<br>4.4mm Body, 0.65mm Pitch

PGG14T1, PSC-4056-01, Rev 02, Page 1





# 14-TSSOP Package Outline Drawing )<br>Dutline Drawing<br>4.4mm Body, 0.65mm Pitch

ickage Outline Drawing<br>4.4mm Body, 0.65mm Pitch<br>PGG14T1, PSC-4056-01, Rev 02, Page 2



LAND PATTERN DIMENSIONS

NOTE: 1. ALL DIMENSIONS ARE IN MILLIMETERS



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.