# RENESAS

# ZSSC3154

Automotive Sensor Signal Conditioner with Dual Analog Output

The ZSSC3154 is an integrated circuit for highly accurate amplification and sensor-specific correction of a bridge sensor signal. Up to two temperature sensors can also be read in parallel.

The circuitry provides different configurations of the analog outputs to show two measurement results simultaneously. This also allows generating a complementary bridge sensor signal, which is often a requirement in safety-relevant applications.

The ZSSC3154 can measure and process two external temperature sensors to compensate the temperature drift of the bridge sensor signal and to output a separate temperature signal.

An integrated calibration microcontroller with an onchip EEPROM performs the digital compensation of the sensor offset, the sensitivity, the temperature drift, and the nonlinearity of a sensor signal.

The single-pass, digital end-of-line calibration combined with the integrated broken-chip detection supports automatic and highly efficient mass production.

#### **Features**

- Differential bridge sensor input
- Half-bridge sensor or temperature sensor input
- Digital compensation of offset, gain, nonlinearity, and temperature dependency
- Two analog outputs; behavior programmable by EEPROM configuration
- Sequential analog output mode provides two measurement values at one output pin
- On-chip diagnostic and safety features including sensor connection diagnostic and broken-chip detection
- 2 EEPROM words for arbitrary user data
- Multiple configurable output options

#### **Benefits**

- Bridge sensor signal validation for safety applications via two antivalent analog outputs or via half-bridge sensor measurement output
- Simultaneous measurement of sensor signals, including temperature signal for compensation and for temperature output
- Efficient use of non-calibrated elements for bridge sensors and temperature sensors without external trimming components
- Single-pass end-of-line calibration algorithm minimizes production costs
- Excellent EMC/ESD robustness and AEC-Q100 qualification

### **Available Support**

- **Evaluation Kit**
- Application Notes
- Calculation Tools

#### **Physical Characteristics**

- Supply voltage: 4.5 to 5.5V
- Maximum supply voltage: 7.7V
- Input span: 1.8 to 267mV/V
- ADC resolution: 14 bit
- Output resolution:  $> 12$  bit from 10% to 90%
- Operating temperature range: -40°C to 150°C
- Package: QFN32 (5x5mm; wettable flank) or die



<span id="page-0-0"></span>**Figure 1. Basic Circuit**



# **Contents**





# **Figures**



# **Tables**





# <span id="page-3-0"></span>**1. Overview**

### <span id="page-3-1"></span>**1.1 Block Diagram**





# <span id="page-3-5"></span><span id="page-3-2"></span>**2. Electrical Characteristics**

### <span id="page-3-3"></span>**2.1 Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings only. The ZSSC3154 might not function or be operable above the recommended operating conditions. Stresses exceeding the absolute maximum ratings might also damage the device. In addition, extended exposure to stresses above the recommended operating conditions might affect device reliability. Renesas does not recommend designing to the "Absolute Maximum Ratings."

Parameters apply in operating temperature range and without time limitations.

<span id="page-3-6"></span>



<span id="page-3-8"></span>1. Refer to ZSSC3154 Application Note – Power Management for a description of the protection features.

### <span id="page-3-4"></span>**2.2 Operating Conditions**

#### **Table 2. Operating Conditions**

<span id="page-3-7"></span>





<span id="page-4-2"></span>1. Refer to **ZSSC3154** Application Note – Power Management for detailed specifications.

<span id="page-4-3"></span>2. Symmetric behavior and identical electrical properties (especially the low pass characteristic) of both sensor inputs are required. Unsymmetrical conditions of the sensor and/or external components connected to the sensor input pins can generate a failure in signal operation.

<span id="page-4-4"></span>3. No measurement in mass production; parameter is guaranteed by design and/or quality observation.

### <span id="page-4-0"></span>**2.3 Electrical Parameters**

All parameter values are valid under the operating conditions specified in section [2.2](#page-3-4) (except as noted) and with the oscillator frequency within the specified range (fOSC). All voltages are referenced to VSSA.

Note: See important notes at the end of [Table 3..](#page-4-1)

<span id="page-4-5"></span><span id="page-4-1"></span>









#### **ZSSC3154 Datasheet**







<span id="page-7-3"></span>1. No measurement in mass production, parameter is guaranteed by design and/or quality observation.

2. If XZC is active, an additional overall failure of maximum 25ppm/K for XZC = 31. Failure decreases linearly for XZC < 31.

<span id="page-7-4"></span>3. FSO = Full Scale Output.

<span id="page-7-2"></span>4. fosc = 2.6MHz, ADC MSB resolution=7bit, ADCSLOW=disabled, refer ZSSC3154\_Timing\_Calculation Sheet [TC] for timing calculation

#### <span id="page-7-0"></span>**2.4 Interface Characteristics and EEPROM**

**Table 4. Interface Characteristics and EEPROM**

<span id="page-7-1"></span>

| <b>Parameter</b>                                                      | <b>Symbol</b>                | <b>Conditions</b>                                            | <b>Min</b> | <b>Nominal</b> | Max             | Unit            |
|-----------------------------------------------------------------------|------------------------------|--------------------------------------------------------------|------------|----------------|-----------------|-----------------|
| <b>I2C</b> Interface                                                  |                              |                                                              |            |                |                 |                 |
| (Refer to <b>ZSSC3154 Functional Description</b> for timing details.) |                              |                                                              |            |                |                 |                 |
| I2C™ voltage level HIGH <sup>11</sup>                                 | $V_{I2C_HIGH}$               |                                                              | 0.8        |                |                 | <b>VDDA</b>     |
| I2C™ voltage level LOW 1                                              | V <sub>12C</sub> LOW         |                                                              |            |                | 0.2             | <b>VDDA</b>     |
| Slave output level LOW <sup>1</sup>                                   | V <sub>I2C</sub> LOW OUT     | Open drain, $I_{OL}$ < 2mA                                   |            |                | 0.15            | <b>VDDA</b>     |
| SDA load capacitance <sup>1</sup>                                     | $C12C_SDA$                   |                                                              |            |                | 400             | pF              |
| SCL clock frequency <sup>1</sup>                                      | $f_{12C}$                    | $f_{\text{OSC}} \geq 2MHz$                                   |            |                | 400             | kHz             |
| Internal pull-up resistor <sup>1</sup>                                | R <sub>I2C_PULLUP</sub>      |                                                              | 25         |                | 100             | $k\Omega$       |
| ZACwire™ One Wire Interface                                           |                              |                                                              |            |                |                 |                 |
| (OWI at pin AOUT1)                                                    |                              |                                                              |            |                |                 |                 |
| OWI voltage level HIGH <sup>1</sup>                                   | VOWI_IN_H                    |                                                              | 0.8        |                |                 | <b>VDDA</b>     |
| OWI voltage level LOW <sup>11</sup>                                   | VOWI IN L                    |                                                              |            |                | 0.2             | <b>VDDA</b>     |
| Slave output level LOW 11                                             | Vowl out L                   | Open drain, $I_{OL}$ < 4mA                                   |            |                | 0.15            | <b>VDDA</b>     |
| Start window <sup>11</sup>                                            | towl STARTWIN                | $fosc = Nominal$                                             |            |                | 30              | ms              |
| <b>EEPROM</b>                                                         |                              |                                                              |            |                |                 |                 |
| Ambient temperature for EEPROM<br>programming                         | TAMB_EEP                     |                                                              | $-40$      |                | 125             | $\rm ^{\circ}C$ |
| Write cycles <sup>11</sup>                                            | <b>NEEP WRI 85°C</b>         | $T_{AMB~EEP}$ $\leq$ 85°C                                    |            |                | 1000            |                 |
|                                                                       | <b>NEEP WRI 125°C</b>        | $T_{AMB\_EEP}$ $\leq$ 125°C                                  |            |                | 100             |                 |
| Read cycles <sup>1, 2, 3</sup>                                        | <b>NEEP READ</b>             | $T_{AMB} \leq 150^{\circ}$ C                                 |            |                | $8 \times 10^8$ |                 |
| Data retention <sup>1</sup>                                           | <b><i>LEEP RETENTION</i></b> | Temperature Profile: 4<br>100000h at 55°C<br>30000h at 125°C |            |                | 15              | a               |
| Programming time <sup>1</sup>                                         | t <sub>EEP_WRI</sub>         | 3000h at 150°C<br>Per written word                           |            | 12             |                 | ms              |

<span id="page-7-5"></span>1. No measurement in mass production; parameter is guaranteed by design and/or quality observation.

2. Valid for the dice. Note: additional package and temperature range causes restrictions.

3. Specification is valid for conditions when EEPROM reading only occurs during the start-up phase in Normal Operation Mode.

4. Over lifetime and valid for the dice. Use the Renesas Temperature Profile Calculation Sheet for temperature stress calculation. Note that the package causes additional restrictions.

# <span id="page-8-0"></span>**3. Circuit Description**

### <span id="page-8-1"></span>**3.1 Signal Flow**

The ZSSC3154 signal path consists of the analog front-end (AFE), the digital signal processing unit, two analog output stages, the one-wire interface (OWI) and an overvoltage protection circuitry. Based on a differential structure, the bridge inputs VBP and VBN are handled by two signal lines, each with a dynamic range symmetrical to the common mode potential (analog ground equal to VDDA/2). Therefore, it is possible to amplify positive and negative input signals within the common mode range of the signal input. The input signals are selected by the input multiplexer.



#### **Figure 3. Block Diagram of the ZSSC3154**

<span id="page-8-2"></span>The multiplexer (MUX) transmits the signals from either the bridge sensor or from the selected temperature sensor to the analog-to-digital converter (ADC) in a defined sequence. The temperature sensors can either be external diodes, external thermistors (RTD), or an internal diode selected by EEPROM configuration. The differential signal from the bridge sensors is pre-amplified by the programmable gain amplifier (PGA). The ADC converts these signals into digital values.

The digital signal correction is processed in the calibration microcontroller (CMC) using a ROM-resident correction formula and sensor-specific coefficients stored in the EEPROM during calibration. The configuration data and the correction parameters can be programmed into the EEPROM by digital one-wire communication at the main output pin or by digital communication via the I2C™ interface. During the calibration procedure the digital interface can provide measurement values as well.

The conditioned bridge sensor signal is always output as a continuous analog signal at the main output pin. Depending on the programmed configuration, there are several output modes for the second analog output pin; e.g., output the inverse bridge sensor signal, output the conditioned temperature signal, or output the half-bridge sensor signal.

### <span id="page-9-0"></span>**3.2 Application Modes**

For each application, a configuration set must be established by programming the on-chip EEPROM for the following modes:

- Sensor channel
	- Input range: Select the gain adjustment of the analog front-end (AFE) with respect to the maximum sensor signal span and the zero point of the A/D conversion.
	- Analog sensor offset compensation (XZC): If required, this compensates large sensor offsets; e.g., if the sensor offset voltage is near to or larger than the sensor span.
	- Resolution/response time: Configure the A/D converter resolution. These settings influence the sampling rate and the signal integration time, and therefore the noise immunity.
- Temperature
	- Temperature measurement for the calibration: Select the internal or external temperature sensor for the compensation of temperature-related bridge sensor signal deviations.
	- Temperature measurement for the temperature output: Select the internal or external temperature sensor for the temperature measurement.
- Output
	- Output signals: Assign the measured and conditioned signals to the second analog output; e.g., inverse bridge sensor signal, temperature signal, or half-bridge sensor signal.
	- Output mode: Select the output mode for the second analog output; e.g., continuous signal or sequential analog output.

### <span id="page-9-1"></span>**3.3 System Control**

#### <span id="page-9-2"></span>**3.3.1 Main System Tasks**

The calibration microcontroller (CMC) is the central system control unit and supports the following tasks and features:

- Manage the startup sequence
- Control the measurement cycle regarding to the EEPROM-stored configuration data
- Process the signal conditioning calculation (16-bit calculation for the measured signals using the ROM-resident signal conditioning formulas and the EEPROM-stored conditioning coefficients)
- Assign the conditioned output values to the analog outputs and control the output behavior
- Process the communication requests received via the digital interfaces
- Perform failsafe tasks and indicate detected errors by setting analog outputs to the diagnostic fault band

#### <span id="page-9-3"></span>**3.3.2 General Working Modes**

The ZSSC3154 supports three different working modes:

- Normal Operation Mode (NOM) for continuous processing of the signal conditioning
- Command Mode (CM) for configuration and calibration and for access to all internal registers
- Diagnostic Mode (DM) for failure messages

#### <span id="page-10-0"></span>**3.4 Normal Operation Mode**

A configured and calibrated ZSSC3154 starts the Normal Operation Mode (NOM) immediately after power-on if there is no communication request within a startup window (refer to the ZSSC3154 Functional Description for details). It consists of a startup phase, the measurement cycle, the conditioning calculation, and the analog output for the sensor signals.

#### <span id="page-10-1"></span>**3.4.1 Startup Phase**

After power-on, the startup phase is processed, which includes

- Settling of the internal supply voltages including the reset of the circuitry
- System start and configuration, EEPROM readout, and signature check
- ROM check, if enabled
- Processing the measurement cycle start routine including all measurements to provide the configured output signals
- One-wire communication window

If an error is detected during the startup phase, the Diagnostic Mode (DM) is activated and the analog output at the AOUT1 and AOUT2 pins remains in the diagnostic fault band range.

After the startup phase, the continuously running measurement and sensor signal conditioning cycle is started, and the analog or digital output of the conditioned sensor signals is activated.

#### <span id="page-10-2"></span>**3.4.2 Measurement Cycle**

The measurement cycle is controlled by the CMC. Depending on EEPROM settings, the multiplexer (MUX) selects the following input signals in a defined sequence:

- Differential bridge sensor signal
- Conditioning temperature for bridge sensor signal conditioning calculation
- Temperature sensor signal
- Single-ended half-bridge sensor signal measured against an internal reference voltage
- Internal offset of the analog front end (auto-zero compensation)
- Diagnostic signals

The cycle diagram in [Figure 4](#page-10-3) shows the basic structure of the measurement cycle. After power-on, the startup routine is processed, which performs all required measurements to expedite acquiring an initial valid conditioned sensor output. After the startup routine, the normal measurement cycle runs.



<span id="page-10-3"></span>(For detailed descriptions of various cycle configurations, refer to the ZSSC3154 Functional Description.)

**Figure 4. Example of Measurement Cycle with Bridge Sensor Signal and Temperature Measurement**

#### <span id="page-11-0"></span>**3.4.3 Conditioning Calculation**

The digitalized value for the bridge signal and, if selected, for the temperature or the half-bridge signal are processed with the conditioning formulas to remove offset and temperature dependency and to compensate nonlinearity. The result is a non-negative 15-bit value in the range [0; 1).

#### <span id="page-11-1"></span>**3.5 Bridge Sensor Measurement**

The ZSSC3154's main task is measuring a differential bridge sensor signal. The signal path is ratiometric and fully differential. The ratiometric reference voltage  $V_{REF}$  is equal ( $V_{BR}T - V_{BR}B$ ). The internal offset of the analog front-end is eliminated by an auto-zero compensation.

The bridge sensor signal value is processed by a conditioning calculation to correct the temperature-dependent gain and to compensate the temperature-dependent offset and the nonlinearity up to 3rd order. The conditioning coefficients are stored in the EEPROM. For a detailed description of the bridge signal conditioning formula refer to the ZSSC3154 Functional Description.

#### <span id="page-11-2"></span>**3.6 Temperature Measurement**

The ZSSC3154 supports different methods for acquiring temperature data needed for the conditioning of the sensor signal as well as for a separate temperature measurement:

- an internal pn-junction temperature sensor,
- an external pn-junction temperature sensor connected to the sensor top potential (pin VBR\_T), or
- an external resistive half-bridge temperature sensor connected at the top with 1:10 resistance ratio.

Recommend resistive sensors are Pt1000, Pt10000, and Cu or Ni based positive-temperature-coefficient resistive temperature devices (PTC RTDs); e.g., KTY series.

The internal offset of the analog-front end is eliminated by an auto-zero compensation.

The temperature value is processed by a conditioning calculation to correct the gain and to compensate the offset and the 2nd order nonlinearity. The conditioning coefficients are stored in the EEPROM. For a detailed description of the temperature conditioning formula, refer to the ZSSC3154 Functional Description.

#### <span id="page-11-3"></span>**3.7 Half-Bridge Sensor Measurement**

The ZSSC3154 supports measuring a half-bridge sensor signal referenced to an internal reference potential. The signal path is ratiometric and fully differential. The ratiometric reference voltage  $V_{REF}$  is equal  $(VVBR_T - VVBR_B)$ .

The half-bridge sensor signal value is processed by a conditioning calculation to correct the temperaturedependent gain and to compensate the temperature-dependent offset and the 2nd order nonlinearity. The conditioning coefficients are stored in the EEPROM. For a detailed description of the half-bridge signal conditioning formula, refer to the ZSSC3154 Functional Description.

### <span id="page-11-4"></span>**3.8 Analog Front End**

The analog front-end (AFE) consists of the multiplexer (MUX), the programmable gain amplifier (PGA), and the analog-to-digital converter (ADC).

#### <span id="page-11-5"></span>**3.8.1 Programmable Gain Amplifier**

[Table 5](#page-11-6) shows the adjustable gains, the corresponding sensor signal input spans, and the common mode range **limits** 

<span id="page-11-6"></span>

| <b>PGA Gain</b><br>ain | <b>Maximum Input Span</b><br>$V_{IN\_SPAN}$ [mV/V] $^1$ | <b>Input Common Mode Range</b><br>$V_{IN\_CM}$ [% VDDA] $^2$ |            |  |
|------------------------|---------------------------------------------------------|--------------------------------------------------------------|------------|--|
|                        |                                                         | $XZC = Off$                                                  | $XZC = On$ |  |
| 420                    | 1.8                                                     | 29 to 65                                                     | 45 to 55   |  |
| 280                    | 2.7                                                     | 29 to 65                                                     | 45 to 55   |  |

**Table 5. Adjustable Gains and Resulting Sensor Signal Spans and Common Mode Ranges**



<span id="page-12-2"></span>1. Recommended maximum internal signal range is 80% of supply voltage. Span is calculated by the following formula:  $V_{IN\_SPAN} = 0.8 (V_{VBR\_T} - V_{VBR\_B}) / a_{IN}$ .

<span id="page-12-3"></span>2. Refer to sectio[n 3.8.2](#page-12-0) for an explanation of the analog offset compensation.

Recommendation: To achieve the best stability and linearity performance of the AFE, operate the PGA in a voltage range within 10% to 90% of the ratiometric reference voltage VREF = (VVBR\_T – VVBR\_B). The gain must be selected to guarantee this constraint for the entire operating temperature range of the application and for the specified sensor bridge tolerances.

#### <span id="page-12-0"></span>**3.8.2 Offset Compensation**

The ZSSC3154 supports two methods for sensor offset compensation:

- Digital offset correction is processed during the signal conditioning calculation by the calibration microcontroller (CMC).
- Extended analog offset compensation (XZC) is achieved by adding a compensation voltage into the analog signal path. This removes large offsets up to 300% of signal span and prevents overdriving the analog signal path.

<span id="page-12-1"></span>

| <b>PGA Gain</b> | <b>Maximum</b>    | Offset Shift / XZC Step | <b>Maximum Offset Shift</b> | <b>Maximum Offset Shift</b> |
|-----------------|-------------------|-------------------------|-----------------------------|-----------------------------|
| a <sub>IN</sub> | <b>Input Span</b> | $[%V_{IN_SPAN}]$        | [mV/V]                      | $(XZC = \pm 31)$            |
|                 | VIN_SPAN [MV/V]   |                         |                             | $[%VIN_SP]$                 |
| 420             | 1.8               | 12.5                    | 7.8                         | 388                         |
| 280             | 2.7               | 7.6                     | 7.1                         | 237                         |
| 210             | 3.6               | 12.5                    | 15.5                        | 388                         |
| 140             | 5.4               | 7.6                     | 14.2                        | 237                         |
| 105             | 7.1               | 12.5                    | 31                          | 388                         |
| 70              | 10.7              | 7.6                     | 28                          | 237                         |
| 52.5            | 14.3              | 12.5                    | 62                          | 388                         |
| 35              | 21.4              | 7.6                     | 57                          | 237                         |
| 26.3            | 28.5              | 5.2                     | 52                          | 161                         |
| 14              | 53.6              | 12.5                    | 233                         | 388                         |
| 10 <sup>°</sup> | 80                | 7.6                     | 207                         | 237                         |
| $\overline{7}$  | 107               | 5.2                     | 194                         | 161                         |
| 2.8             | 267               | 0.83                    | 78                          | 26                          |

**Table 6. Extended Analog Offset Compensation Ranges (XZC)**

#### <span id="page-13-0"></span>**3.8.3 Analog-to-Digital Converter**

The analog-to-digital converter is implemented using the full differential switched-capacitor technique. The A/D resolution is 14-bit. The ADC operates in the second order configuration. The conversion is largely insensitive to short-term and long-term instabilities of the clock frequency. The ADC must be configured for the following features:

- Adjustable A/D conversion time and integration phase length
- <span id="page-13-4"></span>■ Adjustable A/D conversion input voltage range

#### **Table 7. ADC Resolution versus Output Resolution and Sample Rate**



### <span id="page-13-1"></span>**3.9 Signal Outputs**

#### <span id="page-13-2"></span>**3.9.1 Analog Output**

ZSSC3154 provides two analog outputs at the AOUT1 and AOUT2 pins. The analog output behavior and the assignment of the several conditioned sensor signals to the analog outputs are configurable:

- Conditioned bridge sensor signal is always assigned to and continuously output at the AOUT1 pin.
- Conditioned temperature signal can be assigned to the analog output at the AOUT2 pin.
- Conditioned half-bridge signal can be assigned to the analog output at the AOUT2 pin.
- A function of the conditioned bridge sensor signal can be assigned to the analog output at the AOUT2 pin.
- A sequential analog output mode can be assigned to the analog output at the AOUT2 pin. The sequence of output signals includes the diagnostic fault band HIGH and LOW level, the conditioned temperature or the half-bridge signal, and a function of the conditioned bridge sensor signal (refer to section [3.9.2\)](#page-13-3).
- Both analog outputs support low-pass filtering of the assigned conditioned sensor signals.
- Both analog outputs can support diagnostic procedures of the application by providing a power-on diagnostic output waveform.

For a detailed description of analog output modes and their configuration, refer to the ZSSC3154 Functional Description.

#### <span id="page-13-3"></span>**3.9.2 Sequential Analog Output**

The sequential analog output mode allows the analog output of two conditioned sensor signals at the AOUT2 pin. The sequence of output signals includes both the low and high diagnostic fault band levels (DFB Low and DFB High, respectively) for synchronization and for a repeated verification of diagnostic levels. This is followed by output of the conditioned temperature or half-bridge signal to provide the second signal. The last transmission in the sequence is a function of the conditioned bridge sensor signal for verification of the analog output at the AOUT1 pin.



**Figure 5. Sequential Analog Output—Example Sequence if the DFBH Pin is Unconnected**

#### <span id="page-14-4"></span><span id="page-14-0"></span>**3.9.3 Digital Output**

The ZSSC3154 contains a serial digital I2C interface that supports digital readout of the conditioned sensor signals with a resolution of 13 bits as described in section [3.10.](#page-14-1)

### <span id="page-14-1"></span>**3.10 Serial Digital Interfaces**

The ZSSC3154 contains both a serial digital I2C interface and a ZACwire™ interface for one-wire communication (OWI). The digital interfaces allow configuration and calibration of the sensor module. OWI communication can be used to perform an end-of-line calibration via the analog output pin AOUT1 of a completely assembled sensor module. The I2C interface provides the readout of the conditioned sensor signal data during normal operation mode.

For a detailed description of the digital serial interfaces and the communication protocols, refer to the ZSSC3154 Functional Description.

### <span id="page-14-2"></span>**3.11 Failsafe Features**

ZSSC3154 provides various failsafe tasks to control the proper function of the device and the connected sensors:

- Observation of sensors: bridge sensor aging, connection, and short check; temperature sensor check
- Observation of analog front-end (AFE): AFE built-in self-test; AFE overdrive control
- Observation of digital control unit: oscillator-fail detection; watchdog; arithmetic check
- Observation of memory content: EEPROM and ROM signatures, RAM and registers parity checks
- Observation of chip: supply power and ground loss, broken-chip check

For a detailed description of failsafe tasks and their configuration, refer to ZSSC3154 Functional Description.

When a failure is detected, the Diagnostic Mode (DM) is activated. The AOUT1 and AOUT2 analog outputs are set to the diagnostic fault band (DFB). The DFB output level must be selected by the wiring of the DFBH pin. If the DFBH pin is open, the outputs are switched to the diagnostic fault band level LOW. If the DFBH pin is connected to VSSA, the outputs are switched to the diagnostic fault band level HIGH. The selected DFB mode should match the connected load resistances at the analog outputs to reduce power loss if the diagnostic mode is activated.

#### <span id="page-14-3"></span>**3.12 Overvoltage and Short Circuit Protection**

The ZSSC3154 is designed for a 5V  $(\pm 10\%)$  supply provided by an electronic control unit (ECU). Internal subassemblies are supplied and protected by integrated voltage regulators and limiters up to a supply voltage of 7.7V. The two analog output stages are protected by current limiters against short circuits to an external supply or ground. These functions are described in detail in ZSSC3154 Application Note – Power Management.

ZSSC3154 protection features are guaranteed without time limit when the device is operated in the application circuits shown in section [4.](#page-15-0)

# <span id="page-15-0"></span>**4. Application Circuits and External Components**

### <span id="page-15-1"></span>**4.1 Application Circuit Examples**



<span id="page-15-4"></span>**Figure 6. Application Circuit with Two Analog Outputs and Diagnostic Fault Band Level Low** 





#### <span id="page-15-5"></span><span id="page-15-2"></span>**4.2 External Components**

For the application circuit examples, refer to section [4.1.](#page-15-1)

**Table 8. Dimensioning of External Components for the Application Examples**

<span id="page-15-6"></span>

| Component | Symbol         | <b>Condition</b>          | Min | <b>Typical</b> | Max | <b>Unit</b> |
|-----------|----------------|---------------------------|-----|----------------|-----|-------------|
| Capacitor | C <sub>1</sub> | $V_{\text{max}} \geq 10V$ |     | 100            |     | nF          |
| Capacitor | C <sub>2</sub> | $V_{\text{max}} \geq 16V$ |     | 100            |     | nF          |
| Capacitor | C <sub>3</sub> | $V_{\text{max}} \geq 16V$ |     | 15             |     | nF          |
| Capacitor | C4             | $V_{\text{max}} \geq 16V$ |     | 15             |     | nF          |

The capacitor values are examples and must be adapted to the requirements of the application, in particular to the EMC requirements.

# <span id="page-15-3"></span>**5. ESD Protection and EMC Specification**

All pins have an ESD protection of >2000V according to the Human Body Model (HBM). The VDDE, VSSE, AOUT1 and AOUT2 pins have an additional ESD protection of >4000V (HBM).

The level of ESD protection has been tested with devices in QFN32 5x5 packages during the product qualification. The ESD test follows the Human Body Model with 1.5kOhm/100pF based on MIL883, Method 3015.7.

The EMC performance regarding external disturbances as well as EMC emission is documented in the ZSSC3154 Application Note – Power Management.

# <span id="page-16-0"></span>**6. Pin Configuration and Package**

The ZSSC3154 is available in a QFN32 (5mm x 5mm) green package.

<span id="page-16-2"></span>

#### **Table 9. Pin Configuration**

24 23 22 21 20 19 18 17 **P**<br>**VBP**<br>**VBP VTN2 VBN DFBH VSSA VBR\_B** AOUT1 16 25 AOUT1<br>
vsse<br> **age**<br>
2 5x5<br>
<sub>AOUT2</sub><br>
vDDE<br>
9 15 26 **VBR\_T** 27 **VTN1 VSSE** [14 **Package** 28 13 **QFN32 5x5** 29 12 **AOUT2** 11 30 31 **VDDE** [10] 32 <sup>9</sup> **VDDA SDA SCL**  $\bigcirc$  $\lceil 1 \rceil$   $\lceil 2 \rceil$   $\lceil 3 \rceil$   $\lceil 4 \rceil$   $\lceil 5 \rceil$   $\lceil 6 \rceil$   $\lceil 7 \rceil$   $\lceil 8 \rceil$ VBR\_B VBN VTN2 DFBH ПE ПF VBP п Г VBR\_T  $\overline{\phantom{a}}$  $\overline{\phantom{a}}$ ğ П Г **DE B** п ПD

AOUT2<br>AOUT2

VDDE VSSE

Package QFN32 (5mm x 5mm) (with wettable flank) The backside of the package (the "exposed pad") is electrically connected to the potential VSSA.



Delivery as Die (3.10mm x 2.98mm)

the potential VSSA.

Drawing is not true to scale.

The backside of the chip is electrically connected to

<span id="page-16-1"></span>For exact bond pad positions, refer to ZSSC3154 Technical Note – Die Dimensions and Pads.

VDDA VSSA SDA SCL VPP VDD

# <span id="page-17-0"></span>**7. Reliability and RoHS Conformity**

The ZSSC3154 is qualified according to the AEC-Q100 standard, operating temperature grade 0.

The IC complies with the RoHS directive and does not contain [hazardous](http://dict.leo.org/ende?lp=ende&p=5tY9AA&search=hazardous) substances. The complete RoHS declaration update can be downloaded at [Renesas Electronics Corporation](https://www.renesas.com/us/en) website.

# <span id="page-17-1"></span>**8. Ordering Information**



### <span id="page-17-2"></span>**9. Related Documents**

Note: Documents marked with an asterisk (\*) require a login account for access on the web.

Documents:

- ZSSC3154 Functional Description
- ZSSC3154 Application Note Power Management
- ZSSC3154 Application Note Oscillator Frequency Adjustment
- Renesas Temperature Profile Calculation Spreadsheet \*

Visit the ZSSC3154 product page at ZSSC3154 - [Automotive Sensor Signal Conditioner with Dual Analog](https://www.renesas.com/us/en/products/sensor-products/sensor-signal-conditioners-ssc-afe/zssc3154-automotive-sensor-signal-conditioner-dual-analog-output)  [Output | Renesas](https://www.renesas.com/us/en/products/sensor-products/sensor-signal-conditioners-ssc-afe/zssc3154-automotive-sensor-signal-conditioner-dual-analog-output) or contact your nearest sales office for the latest version of these documents.



# <span id="page-17-3"></span>**10. Glossary**

RENESAS



# <span id="page-18-0"></span>**11. Revision History**



RENESAS

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.