## January 25, 2011 ## **Key Features of Renesas Electronics' New R8C/3MQ Group MCUs** | It a ma | Chariffer the sec | | | | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|------------|------------|-----------------| | Item | Specifications | | | | | | Group name | R8C/3MQ | | | | | | Part no. | R5F213 | R5F213 | R5F213 | R5F213 | R5F213 | | | MCQNNP | MAQNNP | M8QNNP | M7QNNP | M6QNNP | | CPU | R8C CPU core | | | | | | Operating frequency / | 16 MHz/VCC = 2.7 to 3.6 V, 8 MHz/VCC = 2.2 to 3.6V, 4 MHz/VCC = 1.8 to 3.6 V | | | | | | supply voltage | | | | | | | Minimum | | | | | | | instruction execution time | 62.5 nsec (16 MHz) | | | | | | Number of | | | | | | | fundamental | 89 | | | | | | instructions | | | | | | | Operating ambient temperature | −20 to 85°C | | | | | | Flash memory /<br>RAM | 128 KB/7.5<br>KB | 96 KB/7 KB | 64 KB/6 KB | 48 KB/4 KB | 32 KB/2.5<br>KB | | Data flash | 1 KB × 4 blocks Background operation (BGO) function | | | | | | On-chip peripheral<br>functions | Power supply voltage detection | | | | | | | <ul> <li>Power-on reset</li> <li>Voltage detection 2 (detection level of voltage detection<br/>1 selectable)</li> </ul> | | | | | | | Watchdog timer: 14 bits x 1 channel (with prescaler) | | | | | | | DTC (Data Transfer Controller) x 1 channel | | | | | | | Timer RA: 8 bits × 1 channel (with 8-bit prescaler) | | | | | | | Timer RB: 8 bits × 1 channel (with 8-bit prescaler) | | | | | | Item | Specifications | | | | | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Timer RC: 16 bits × 1 channel (with 4 capture/compare registers) | | | | | | | | | | | | | | Timer RE: 8 bits × 1 channel | | | | | | | Serial interface (UART0) | | | | | | | (Shared with clock synchronous serial I/O mode and clock asynchronous serial I/O) × 1 channel | | | | | | | Synchronous serial communication unit (SSU) × 1 channel (shared with I <sup>2</sup> C bus) | | | | | | | I/O ports CMOS I/O ports: 18 (including XCIN and XCOUT), selectable pull-up resistor (for some ports) | | | | | | | | | | | | | | RF | | | | | | | <ul> <li>RF frequency: 2405 MHz to 2480 MHz</li> <li>Reception sensitivity: -95 dBm</li> <li>Transmission output level: -0 dBm</li> </ul> | | | | | | Analog front end | Baseband | | | | | | | <ul> <li>127-byte transmit RAM, 127-byte receive RAM × 2</li> <li>Automatic ACK response function</li> <li>26-bit timer: Compare function in 3 channels</li> </ul> | | | | | | | 3 circuits: | | | | | | Clock generation circuits | <ul> <li>XIN clock oscillation circuit</li> <li>XCIN clock oscillation circuit (32 kHz)</li> <li>Low-speed on-chip oscillator</li> <li>Oscillation stop detection: XIN clock oscillation stop</li> </ul> | | | | | | | <ul> <li>detection function</li> <li>Frequency divider circuit: Dividing selectable 1, 2, 4, 8, and 16</li> </ul> | | | | | | Item | Specifications | | | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Low power consumption modes: Standard operating mode (high-speed clock, low-speed clock, low-speed on-chip oscillator), wait mode, stop mode | | | | Encryption | Yes | | | | Package | 40-pin HWQFN (6.0 mm × 6.0 mm × 0.5 mm) | | |