

# RZ/T2H Group

# Encoder I/F HIPERFACE DSL Safety sample program

# Summary

This document describes the RZ/T2H Encoder I/F HIPERFACE DSL® Safety sample program package. For HIPERFACE DSL® communication protocol specifications and encoder specifications, contact SICK AG.

# **Functionality Checked Device**

RZ/T2H Evaluation Board (RTK9RZT2Hxxxxxxxxxx)

#### Contents

| 1.    | Package Contents                                  | 2  |
|-------|---------------------------------------------------|----|
| 1.1   | Software                                          | 2  |
| 1.2   | Document                                          | 2  |
| 2.    | File Structure                                    | 3  |
| 3.    | About HIPERFACE DSL Safety Sample Program         | 5  |
| 3.1   | Software Information                              | 5  |
| 3.1.1 | Base OS                                           | 5  |
| 3.1.2 | Memory Size                                       | 5  |
| 3.2   | Hardware Information                              | 6  |
| 3.2.1 | Device                                            | 6  |
| 3.2.2 | Target Board                                      | 6  |
| 3.3   | Procedures on Development Environments: CR52 ver. | 8  |
| 3.3.1 | Preparation before Executing the Sample Program   | 8  |
| 3.3.2 | EWARM from IAR Systems                            | 8  |
| 3.3.3 | e <sup>2</sup> studio from RENESAS                | 10 |
| 3.4   | Procedures on Development Environments: CA55 ver  | 12 |
| 3.4.1 | Preparation before Executing the Sample Program   | 12 |
| 3.4.2 | EWARM from IAR Systems                            | 12 |
| 3.4.3 |                                                   |    |
| Revi  | sion History                                      | 18 |

HIPEFACE DSL is a registered trademark of SICK AG.

# 1. Package Contents

This package contains the following contents.

The RZ/T2H encoder interface supports up to 16 axes, but the sample program uses only 1 axis of them. If you use with 2 axes or more simultaneously, modify the sample program to support required axes.

# 1.1 Software

#### Source Code

| No. | Name                                                     | Version number |
|-----|----------------------------------------------------------|----------------|
| 1   | RZ/T2H HIPERFACE DSL Safety sample program (CR52 ver. *) | 2.0            |
| 2   | RZ/T2H HIPERFACE DSL Safety sample program (CA55 ver. *) | 2.0            |

Note: This sample program has a CR52 version that runs on the CPU core Cortex-R52 and a CA55 version that runs on the CPU core Cortex-A55. CR52 ver. and CA55 ver. are descriptions of the respective version.

#### 1.2 Document

| No. | Document name                                                                   | Version | File name                                                                                |
|-----|---------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------|
| 1   | RZ/T2H Group Encoder I/F<br>HIPERFACE DSL Safety sample<br>program Release Note | 2.01    | (j) r11an0810jj0201-rzt2h.pdf<br>(e) r11an0810ej0201-rzt2h.pdf (this document)           |
| 2   | RZ/T2H Group HIPERFACE DSL<br>Safety Sample Program<br>Application Note         | 2.00    | (j) r11an0809jj0200-rzt2h-hfdsl-safety.pdf<br>(e) r11an0809ej0200-rzt2h-hfdsl-safety.pdf |

#### 2. File Structure

The file structure and contents of this package are detailed below.

```
Top
r11an0810jj0201-rzt2h.pdf
r11an0810ej0201-rzt2h.pdf
└─ workspace
     ├─ Software
           iccarm
               RZ T2H CR52 hfdsl.zip
                                               : RZ/T2H HIPERFACE DSL Safety
                                                Sample program CR52 ver. (IAR) set
                 RZ_T2H_CA55_hfdsl.zip
                    ├─ RZ_T2H_CA55_0_hfdsl : RZ/T2H HIPERFACE DSL Safety
                                                Sample program CA55 ver. (IAR) set
                    RZT_2H_CR52_0_primary
                                               : CPU_CTRL register setting program (IAR)
            gcc
                — RZ_T2H_CR52_hfdsl.zip
                                               : RZ/T2H HIPERFACE DSL Safety
                                                Sample program CR52 ver. (e2 studio) set
                 - RZ T2H CA55 hfdsl.zip
                    RZ_T2H_CA55_0_hfdsl : RZ/T2H HIPERFACE DSL Safety
                                                Sample program CA55 ver. (e2 studio) set

    RZ T2H CR52 0 primary

                                               : CPU_CTRL register setting program (e<sup>2</sup> studio)

    Documents

          r11an0809jj0200-rzt2h-hfdsl-safety.pdf
          r11an0809ej0200-rzt2h-hfdsl-safety.pdf
```

The file structure of the RZ\_T2H\_CR52\_hfdsl.zip and the RZ\_T2H\_CA55\_0\_hfdsl folder is shown below.

```
Top folder
— configuration.xml
                                        : FSP Configuration data
— (Environment File Depending on Build Tool)
└─ src
     ├─ hal_entry.c
                                         : HIPERFACE DSL Safety sample program
     - hfdsl main.c
                                        : HIPERFACE DSL Safety sample program
     ─ siochar.c
                                        : SCI UART sample program
       siorw.c
                                        : SCI UART sample program
       — sio char.h
                                        : SCI_UART sample program
     └─ drv
          └─ hfdsl
               iodefine hfdsl.h
                                        : HFDSL register definition file
               ├─ r hfdsl rzt2.c
                                        : HFDSL driver file
               r hfdsl rzt2 config.h : HFDSL driver file
               r hfdsl rzt2 dat.h
                                        : HFDSL driver file
               └─ r_hfdsl_rzt2_if.h
                                        : HFDSL driver file
```

| Γhe file structure of the RZ_T2H_CR | 152_0_primary folder is shown below |
|-------------------------------------|-------------------------------------|
| Top folder                          |                                     |
| configuration.xml                   | : FSP Configuration data            |
| ├─ ( Environment File Depending of  | on Build Tool )                     |
| └── src                             |                                     |
| └── hal entry.c                     | : CA55 start-up program             |

# 3. About HIPERFACE DSL Safety Sample Program

This section contains information necessary to use the complete set of HIPERFACE DSL Safety.

#### 3.1 Software Information

#### 3.1.1 Base OS

This sample program is OS-independent.

#### 3.1.2 Memory Size

Memory size used by this sample program and HFDSL driver is shown in the following table. This table does not include the memory size used by Flexible Software Package or C language libraries of the compiler.

## (1) CR52 ver.

|                | Memory Size                  |          |                       |
|----------------|------------------------------|----------|-----------------------|
|                |                              | EWARM    | e <sup>2</sup> studio |
|                |                              | [kBytes] | [kBytes]              |
| HFDSL driver   | Code                         | 5.0      | 3.8                   |
|                | Data (with initial value)    | 0.0      | 0.0                   |
|                | Data (without initial value) | 8.0      | 0.8                   |
|                | Constant Data                | 0.4      | 0.4                   |
| Sample program | Code                         | 2.7      | 3.1                   |
|                | Data (with initial value)    | 0.0      | 0.0                   |
|                | Data (without initial value) | 0.4      | 0.4                   |
|                | Constant Data                | 1.2      | 1.2                   |

#### (2) CA55 ver.

|                | Memory Size                  |     |     |
|----------------|------------------------------|-----|-----|
|                |                              |     |     |
|                |                              |     |     |
| HFDSL driver   | Code                         | 7.3 | 6.6 |
|                | Data (with initial value)    | 0.0 | 0.0 |
|                | Data (without initial value) | 1.1 | 1.2 |
|                | Constant Data                | 0.7 | 0.8 |
| Sample program | Code                         | 4.4 | 5.3 |
|                | Data (with initial value)    | 0.1 | 0.0 |
|                | Data (without initial value) | 0.4 | 0.4 |
|                | Constant Data                | 1.3 | 1.3 |

#### 3.2 Hardware Information

#### 3.2.1 Device

RZ/T2H

#### 3.2.2 Target Board

#### (1) Board Name

RZ/T2H Evaluation Board (RTK9RZT2Hxxxxxxxxxx)

#### (2) Setting of the Target Board

The target board configuration is as follows.

SW1-6: OFF

SW2-1: ON, SW2-2: OFF

SW2-7: OFF SW2-8: OFF

SW14-1: ON, SW14-2: OFF, SW14-3: ON, SW14-6: OFF (Set xSPI1 boot mode)

CN39: Short between 2-3 pins (Set VDD1833\_2 to 3.3 V) CN40: Short between 2-3 pins (Set VDD1833\_3 to 3.3 V)

CN78: Short between 1-2 pins, Open between 3-4 pins, and between 5-6 pins (Set VDD1833 6 to 3.3 V)

Note: To use target board RTK9RZT2H0CW1000BJ with connecting RS-485 board, power on/off by plugging and unplugging to the power-supply connector CN47 with keeping the slide switch SW16 on.

#### (3) Used Pins of the Target Board

The correspondence between the pin used as the encoder I/F and the pin header of the target board is as follows.

| Channel | Port Name           | Pin Header | Input/Output | Voltage   | Description           |
|---------|---------------------|------------|--------------|-----------|-----------------------|
|         |                     |            |              | Domain    |                       |
| HFDSL0  | ENCIFDI00 (dsl_in)  | CN2 #9     | Input        | VDD33     | Data input            |
|         | ENCIFDO00 (dsl_out) | CN2 #7     | Output       | VDD33     | Data output           |
|         | ENCIFOE00 (dsl_en)  | CN2 #5     | Output       | VDD33     | Drive/receive control |
| HFDSL1  | ENCIFDI01 (dsl_in)  | CN2 #8     | Input        | VDD1833_3 | Data input            |
|         | ENCIFDO01 (dsl_out) | CN2 #6     | Output       | VDD1833_3 | Data output           |
|         | ENCIFOE01 (dsl_en)  | CN2 #4     | Output       | VDD1833_3 | Drive/receive control |
| HFDSL2  | ENCIFDI02 (dsl_in)  | CN2 #17    | Input        | VDD33     | Data input            |
|         | ENCIFDO02 (dsl_out) | CN2 #15    | Output       | VDD33     | Data output           |
|         | ENCIFOE02 (dsl_en)  | CN2 #13    | Output       | VDD33     | Drive/receive control |
| HFDSL3  | ENCIFDI03 (dsl_in)  | CN2 #18    | Input        | VDD33     | Data input            |
|         | ENCIFDO03 (dsl_out) | CN2 #16    | Output       | VDD33     | Data output           |
|         | ENCIFOE03 (dsl_en)  | CN2 #14    | Output       | VDD33     | Drive/receive control |
| HFDSL4  | ENCIFDI04(dsl_in)   | CN2 #27    | Input        | VDD1833_5 | Data input            |
|         | ENCIFDO04 (dsl_out) | CN2 #25    | Output       | VDD1833_5 | Data output           |
|         | ENCIFOE04 (dsl_en)  | CN2 #23    | Output       | VDD33     | Drive/receive control |
| HFDSL5  | ENCIFDI05 (dsl_in)  | CN2 #26    | Input        | VDD1833_6 | Data input            |
|         | ENCIFDO05 (dsl_out) | CN2 #24    | Output       | VDD1833_6 | Data output           |
|         | ENCIFOE05 (dsl_en)  | CN2 #22    | Output       | VDD1833_6 | Drive/receive control |
| HFDSL6  | ENCIFDI06 (dsl_in)  | CN3 #9     | Input        | VDD1833_3 | Data input            |
|         | ENCIFDO06 (dsl_out) | CN3 #7     | Output       | VDD1833_3 | Data output           |
|         | ENCIFOE06 (dsl_en)  | CN3 #5     | Output       | VDD1833_3 | Drive/receive control |

| Channel | Port Name           | Pin Header | Input/Output | Voltage<br>Domain | Description           |
|---------|---------------------|------------|--------------|-------------------|-----------------------|
| HFDSL7  | ENCIFDI07 (dsl_in)  | CN3 #8     | Input        | VDD1833_3         | Data input            |
|         | ENCIFDO07 (dsl_out) | CN3 #6     | Output       | VDD1833_3         | Data output           |
|         | ENCIFOE07 (dsl_en)  | CN3 #4     | Output       | VDD1833_3         | Drive/receive control |
| HFDSL8  | ENCIFDI08 (dsl_in)  | CN3 #17    | Input        | VDD33             | Data input            |
|         | ENCIFDO08 (dsl_out) | CN3 #15    | Output       | VDD33             | Data output           |
|         | ENCIFOE08 (dsl_en)  | CN3 #13    | Output       | VDD33             | Drive/receive control |
| HFDSL9  | ENCIFDI09 (dsl_in)  | CN3 #18    | Input        | VDD1833_2         | Data input            |
|         | ENCIFDO09 (dsl_out) | CN3 #16    | Output       | VDD1833_2         | Data output           |
|         | ENCIFOE09 (dsl_en)  | CN3 #14    | Output       | VDD1833_2         | Drive/receive control |
| HFDSL10 | ENCIFDI10 (dsl_in)  | CN3 #27    | Input        | VDD1833_2         | Data input            |
|         | ENCIFDO10 (dsl_out) | CN3 #25    | Output       | VDD1833_2         | Data output           |
|         | ENCIFOE10 (dsl_en)  | CN3 #23    | Output       | VDD1833_2         | Drive/receive control |
| HFDSL11 | ENCIFDI11 (dsl_in)  | CN3 #26    | Input        | VDD1833_2         | Data input            |
|         | ENCIFDO11 (dsl_out) | CN3 #24    | Output       | VDD1833_2         | Data output           |
|         | ENCIFOE11 (dsl_en)  | CN3 #22    | Output       | VDD1833_2         | Drive/receive control |
| HFDSL12 | ENCIFDI12 (dsl_in)  | CN10 #9    | Input        | VDD1833_6         | Data input            |
|         | ENCIFDO12 (dsl_out) | CN10 #7    | Output       | VDD1833_6         | Data output           |
|         | ENCIFOE12 (dsl_en)  | CN10 #5    | Output       | VDD1833_6         | Drive/receive control |
| HFDSL13 | ENCIFDI13 (dsl_in)  | CN10 #8    | Input        | VDD1833_6         | Data input            |
|         | ENCIFDO13 (dsl_out) | CN10 #6    | Output       | VDD1833_6         | Data output           |
|         | ENCIFOE13 (dsl_en)  | CN10 #4    | Output       | VDD1833_6         | Drive/receive control |
| HFDSL14 | ENCIFDI14 (dsl_in)  | CN10 #17   | Input        | VDD33             | Data input            |
|         | ENCIFDO14 (dsl_out) | CN10 #15   | Output       | VDD33             | Data output           |
|         | ENCIFOE14 (dsl_en)  | CN10 #13   | Output       | VDD33             | Drive/receive control |
| HFDSL15 | ENCIFDI15 (dsl_in)  | CN10 #18   | Input        | VDD33             | Data input            |
|         | ENCIFDO15 (dsl_out) | CN10 #16   | Output       | VDD33             | Data output           |
|         | ENCIFOE15 (dsl_en)  | CN10 #14   | Output       | VDD33             | Drive/receive control |

## 3.3 Procedures on Development Environments: CR52 ver.

#### 3.3.1 Preparation before Executing the Sample Program

This sample program communicates with a PC. The USB connection terminal on the target board is CN34. Select <u>higher-numbered port</u> from COM ports that appear at connecting the board with the host PC. The terminal software of the host PC is set as shown in the following table.

| Function                  | Setting                                    |
|---------------------------|--------------------------------------------|
| Communication method      | Asynchronous serial transmission/reception |
| Sending / receiving order | LSB first                                  |
| Transfer rate             | 19200 bps                                  |
| Character length          | 8 bits                                     |
| Stop bit length           | 1 bit                                      |
| Parity function           | None                                       |
| Hardware flow control     | None                                       |

#### 3.3.2 EWARM from IAR Systems

# (1) Build Environment

IAR Embedded Workbench for ARM (EWARM)

Version 9.60.2 + patch (EWARM\_Patch\_for\_RZT2H\_N2H\_rev1.0)

RENESAS FSP Smart Configurator (FSP SC) 2024-10

RENESAS Flexible Software Package (FSP) for RZ/T2 v2.2.0

#### (2) Execution Environment ICE

IAR I-jet

#### (3) Build Procedure of the Sample Program

The build procedure for the sample program is as follows.

- 1 Copy the extracted source files to the desired location.
- 2 Activate EWARM.
- 3 Select [File] menu -> [Open Workspace].
- 4 Open the extracted source file RZ\_T2H\_hfdsl.eww.
- 5 Start the FSP Smart Configurator from the [Tools] menu of the EWARM IDE. \*

Note: The following procedure adds the activation of the FSP Smart Configurator to the [Tools] menu of the EWARM IDE. Select [Tools] menu -> [Tool Configuration] in the EWARM IDE. Select the [New] button, specify a table string in each field, and press [OK].

| Field             | String                         |
|-------------------|--------------------------------|
| i leiu            | ŭ                              |
| Menu text         | FSP Smart Configurator         |
| Command           | \$RASC_EXE_PATH\$              |
| Argument          | compiler IAR configuration.xml |
| Initial directory | \$PROJ DIR\$                   |

String for the command is variable holding the path of the Smart Configurator execution file, rasc.exe. You can also start the FSP Smart Configurator directly from the command prompt by specifying the folder where it is installed.

6 In the FSP Configuration pane of the Smart Configurator, click Generate Project Content. The rzt, rzt cfg, rzt gen, script and .setting folders will be generated.



- 7 When project generation is complete, close the Smart Configurator.
- 8 Select [Rebuild All] from the [Project] menu of EWARM. The file Debug\Exe\RZ\_T2H\_hfdsl.out is generated.
- (4) Execution Procedure of the Sample Program

After executing the "build procedure", connect the target board and debugger correctly, and perform the following operations.

- 1 Select [Project] menu -> [Download and Debug].
- 2 Select [Debug] menu -> [Execute].
- (5) Execution Result of the Sample Program

Run the sample program and enter commands in the terminal software window. For commands, see 4.11.6 console commands in the RZ/T2H Group HIPERFACE DSL Safety Sample Program Application Note.



# 3.3.3 e<sup>2</sup> studio from RENESAS

#### (1) Build Environment

RENESAS e<sup>2</sup> studio 2024-10

Toolchain version: GNU ARM Embedded 12.2.1.arm-12-24

RENESAS RZ/T2 Flexible Software Package v1.3.0-t2h.alpha.2

#### (2) Execution Environment ICE

SEGGER J-Link v7.98c

#### (3) Build Procedure of the Sample Program

The procedure for building the sample program is as follows.

- 1 Copy the expanded source file to any location.
- 2 After launching e<sup>2</sup> studio and moving to the workspace, click the [File] menu-> [Import] and select Existing project to workspace and click [Next].
- 3 On the project import screen, select the folder where the sample program was expanded as the root directory.
- 4 Select a project, check Copy Project to Workspace, and click [Finish].
- 5 Double-click the configuration.xml in the Project Explorer pane of e<sup>2</sup> studio to open it.



6 Click Generate Project Content in the FSP Configuration pane of e<sup>2</sup> studio.



7 Select [Project] menu -> [Build All].
The Debug\RZ\_T2H\_hfdsl.elf file is generated.

#### (4) Execution Procedure of the Sample Program

After executing the "build procedure", connect the target board and debugger correctly, and perform the following operations.

- 1 Select [Run] menu -> [Debug As] -> [Renesas GDB Hardware Debugging].
- 2 Click [Debug] to start downloading to internal RAM.
- 3 Click [Run] menu -> [Resume] to run the sample program.

#### (5) Execution Result of the Sample Program

Run the sample program and enter commands in the terminal software window. For commands, see 4.11.6 console commands in the RZ/T2H Group HIPERFACE DSL Safety Sample Program Application Note.



## 3.4 Procedures on Development Environments: CA55 ver.

#### 3.4.1 Preparation before Executing the Sample Program

This sample program communicates with a PC. The USB connection terminal on the target board is CN34. Select <u>lower-numbered port</u> from COM ports that appear at connecting the board with the host PC. The terminal software of the host PC is set as shown in the following table.

| Function                  | Setting                                    |  |
|---------------------------|--------------------------------------------|--|
| Communication method      | Asynchronous serial transmission/reception |  |
| Sending / receiving order | LSB first                                  |  |
| Transfer rate             | 19200 bps                                  |  |
| Character length          | 8 bits                                     |  |
| Stop bit length           | 1 bit                                      |  |
| Parity function           | None                                       |  |
| Hardware flow control     | None                                       |  |

#### 3.4.2 EWARM from IAR Systems

# (1) Build Environment

IAR Embedded Workbench for ARM (EWARM)

Version 9.60.2 + patch (EWARM\_Patch\_for\_RZT2H\_N2H\_rev1.0)

RENESAS FSP Smart Configurator (FSP SC) 2024-10

RENESAS Flexible Software Package (FSP) for RZ/T2 v2.2.0

#### (2) Execution Environment ICE

IAR I-jet

#### (3) Build Procedure of the Sample Program

The build procedure for the sample program is as follows.

- 1 Extract RZ\_T2H\_CA55\_hfdsl.zip and copy the extracted source files to the desired location.
- 2 Activate EWARM.
- 3 Select [File] menu -> [Open Workspace].
- 4 Open the extracted source file RZ\_T2H\_CR52\_0\_primary -> RZ\_T2H\_CR52\_0\_primary.eww.
- 5 Start the FSP Smart Configurator from the [Tools] menu of the EWARM IDE.

Note: The following procedure adds the activation of the FSP Smart Configurator to the [Tools] menu of the EWARM IDE. Select [Tools] menu -> [Tool Configuration] in the EWARM IDE. Select the [New] button, specify a table string in each field, and press [OK].

|                   | 2                              |
|-------------------|--------------------------------|
| Field             | String                         |
| Menu text         | FSP Smart Configurator         |
| Command           | \$RASC_EXE_PATH\$              |
| Argument          | compiler IAR configuration.xml |
| Initial directory | \$PROJ DIR\$                   |

String for the command is variable holding the path of the Smart Configurator execution file, rasc.exe. You can also start the FSP Smart Configurator directly from the command prompt by specifying the folder where it is installed.

6 In the FSP Configuration pane of the Smart Configurator, click Generate Project Content. The rzt, rzt cfg, rzt gen, script and .setting folders will be generated.



- 7 When project generation is complete, close the Smart Configurator.
- 8 Select [Rebuild All] from the [Project] menu of EWARM.
  The file Debug\Exe\RZ\_T2H\_CR52\_0\_primary.sbd is generated.
- 9 Select [File] menu -> [Open Workspace].
- 10 Open the extracted source file RZ\_T2H\_CA55\_0\_hfdsl -> RZ\_T2H\_CA55\_0\_hfdsl.eww. (RZ\_T2H\_CR52\_0\_primary.sbd of the primary project is referenced to open this workspace file. Please build the primary project in advance.)
- 11 Start the FSP Smart Configurator from the [Tools] menu of the EWARM IDE.
- 12 In the FSP Configuration pane of the Smart Configurator, click Generate Project Content. The rzt, rzt cfg, rzt gen, script and setting folders will be generated.



- 13 When project generation is complete, close the Smart Configurator.
- 14 Select [Rebuild ALL] from the [Project] menu of EWARM.

  The file Debug\Exe\ RZ T2H CA55 0 hfdsl.out is generated.

#### (4) Execution Procedure of the Sample Program

After executing the "build procedure", connect the target board and debugger correctly, and perform the following operations.

- 1 In the workspace of RZ\_T2H\_CR52\_0\_primary, select [Project] menu -> [Download and Debug]. RZ T2H CA55 0 hfdsl project is launched.
- 2 In the workspace of RZ\_T2H\_CR52\_0\_primary, select [Debug] menu -> [Execute]. CA55 start-up program is executed.
- 3 In the workspace of RZ\_T2H\_CA55\_0\_hfdsl, select [Debug] menu -> [Execute]. Sample program is executed.

# (5) Execution Result of the Sample Program

Run the sample program and enter commands in the terminal software window. For commands, see 4.11.6 console commands in the RZ/T2H Group HIPERFACE DSL Safety Sample Program Application Note.



# 3.4.3 e<sup>2</sup> studio from RENESAS

#### (1) Build Environment

RENESAS e<sup>2</sup> studio 2024-10

Toolchain version:

GNU ARM Embedded 12.2.1.arm-12-24 (Used by RZ T2H CR52 0 primary)

GCC ARM A-Profile (AArch64 bare-metal) 10.3.1.20210621 (Used by RZ T2H CA55 0 hfdsl)

RENESAS Flexible Software Package (FSP) for RZ/T2 v2.2.0

#### (2) Execution Environment ICE

SEGGER J-Link v7.98c

#### (3) Build Procedure of the Sample Program

The procedure for building the sample program is as follows.

- 1 Extract RZ\_T2H\_CA55\_hfdsl.zip and copy the expanded source file to any location.
- 2 After launching e² studio and moving to the workspace, click the [File] menu-> [Import] and select Existing project to workspace and click [Next].
- 3 On the project import screen, select the folder where the sample program was expanded as the root directory.
- 4 Select a project, check Copy Project to Workspace, and click [Finish].

RENESAS

5 Double-click the configuration.xml of the RZ\_T2H\_CR52\_0\_primary project in the Project Explorer pane of e<sup>2</sup> studio to open it.



6 Click Generate Project Content in the FSP Configuration pane of e<sup>2</sup> studio. The rzt, rzt\_cfg, rzt\_gen, script, .settings folders are generated in the RZ\_T2H\_CR52\_0\_primary project.



- 7 Select RZ\_T2H\_CR52\_primary project in the Project Explorer pane and execute [Run] menu -> [Build Project].
  - The file Debug\RZ\_T2H\_CR52\_0\_primary.sbd is generated.
- 8 Double-click the configuration.xml of the RZ\_T2H\_CA55\_0\_hfdsl project in the Project Explorer pane of e² studio to open it. (RZ\_T2H\_CR52\_0\_primary.sbd of the primary project is referenced to open this configuration file. Please build the primary project in advance.)

9 Click Generate Project Content in the FSP Configuration pane of e<sup>2</sup> studio. The rzt, rzt cfg, rzt gen, script, .settings folders are generated in the RZ T2H CA55 0 hfdsl project.



10 Select [Project] menu -> [Build All].
The Debug\RZ\_T2H\_CA55\_0\_hfdsl.elf file is generated.

#### (4) Execution Procedure of the Sample Program

After executing the "build procedure", connect the target board and debugger correctly, and perform the following operations.

- 1 Select [Run] menu -> [Debug As] -> [Renesas GDB Hardware Debugging] for the RZ\_T2H\_CR52\_0\_primary project. Click [Debug] to start downloading to internal RAM.
- 2 Click [Run] menu -> [Resume] to run the CA55 start-up program.
- 3 Select [Run] menu -> [Debug As] -> [Renesas GDB Hardware Debugging] for the RZ\_T2H\_CA55\_0\_hfdsl project.
- 4 Select 'No' when the dialog box inquiring about termination of the active debug session is displayed.



- 5 If 'Proceed with launch' is displayed, select 'Yes'.
- 6 Click [Debug] to start downloading to internal RAM.
- 7 Click [Run] menu -> [Resume] to run the sample program.

# (5) Execution Result of the Sample Program

Run the sample program and enter commands in the terminal software window. For commands, see 4.11.6 console commands in the RZ/T2H Group HIPERFACE DSL Safety Sample Program Application Note.



# **Revision History**

|      |           | Description               |                                                                                                                                                                                                                                            |
|------|-----------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date      | Page                      | Summary                                                                                                                                                                                                                                    |
| 0.50 | Oct 31.23 | -                         | First Edition issued                                                                                                                                                                                                                       |
| 0.60 | Apr 26.24 | 2 - 4<br>5                | Update the application note and release note version number. Update sample program version to 0.6 (Support FSP v1.3.0.) Update file structure. Add structure of CA55 version. Update memory size information. Add information of CA55 ver. |
|      |           | 1, 6<br>8 - 11<br>12 - 16 | Update description of the board name. Update build environment and figures for CR52 ver. Add development procedures for CA55 ver.                                                                                                          |
| 2.00 | Nov 21.24 | 2 - 4                     | Update revisions of the application note and the release note.  Update sample program version to 2.0. (Support short message. Support FSP v2.2.0.)  Update the file structure.                                                             |
|      |           | 5<br>6<br>8 - 17          | Update memory size information. Add SW14 in setting of target board. Update build environment for FSP v2.2.0. Figures are replaced.                                                                                                        |
| 2.01 | Dec 13.24 | 2, 3                      | Update revision of the release note. Correct path name of the FSP SC in the sample program environment files to use default installation path.                                                                                             |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible.

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- $(Note 2) \quad \text{``Renesas Electronics product(s)''} \ means \ any \ product \ developed \ or \ manufactured \ by \ or \ for \ Renesas \ Electronics.$

(Rev.5.0-1 October 2020)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

# Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/.