## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **M66257FP** 5120 × 8-Bit × 2 Line Memory (FIFO)

REJ03F0251-0200 Rev.2.00 Sep 14, 2007

#### Description

The M66257FP is a high-speed line memory with a FIFO (First In First Out) structure of 5120-word  $\times$  8-bit double configuration which uses high-performance silicon gate CMOS process technology.

It allows simultaneous output of 1-line delay data and 2-line delay data, and is most suitable for data correction over multiple lines.

It has separate clock, enable and reset signals for write and read, and is most suitable as a buffer memory between devices with different data processing throughput.

### Features

- Memory configuration: 5120 words × 8 bits × 2 (dynamic memory)
- High-speed cycle: 25 ns (Min)
- High-speed access: 18 ns (Max)
- Output hold: 3 ns (Min)
- Fully independent, asynchronous write and read operations
- Output: 3 states
- $Q_{00}$  to  $Q_{07}$ : 1-line delay
- $Q_{10}$  to  $Q_{17}$ : 2-line delay

### Application

Digital photocopiers, high-speed facsimile, laser beam printers.

### **Block Diagram**



RENESAS

## **Pin Arrangement**



## **Absolute Maximum Ratings**

 $(Ta = 0 \text{ to } 70^{\circ}C, \text{ unless otherwise noted})$ 

| Item                | Symbol          | Ratings                       | Unit | Conditions       |
|---------------------|-----------------|-------------------------------|------|------------------|
| Supply voltage      | V <sub>CC</sub> | –0.5 to +7.0                  | V    | A value based on |
| Input voltage       | V <sub>1</sub>  | -0.5 to V <sub>CC</sub> + 0.5 | V    | GND pin          |
| Output voltage      | Vo              | -0.5 to V <sub>CC</sub> + 0.5 | V    |                  |
| Power dissipation   | Pd              | 660                           | mW   | Ta = 25°C        |
| Storage temperature | Tstg            | -65 to 150                    | °C   |                  |

## **Recommended Operating Conditions**

| Item                          | Symbol | Min | Тур | Max | Unit |
|-------------------------------|--------|-----|-----|-----|------|
| Supply voltage                | Vcc    | 4.5 | 5   | 5.5 | V    |
| Supply voltage                | GND    | _   | 0   | _   | V    |
| Operating ambient temperature | Topr   | 0   |     | 70  | °C   |

## **Electrical Characteristics**

|                                    | (                | Ta = 0 to 70° | °C, V <sub>CC</sub> | $= 5 \text{ V} \pm 1$ | 10%, GN | ND = 0 V, ur                          | lless otherwise noted)                                                                                         |
|------------------------------------|------------------|---------------|---------------------|-----------------------|---------|---------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Item                               | Symbol           | Min           | Тур                 | Max                   | Unit    | Tes                                   | st Conditions                                                                                                  |
| "H" input voltage                  | VIH              | 2.0           | _                   | _                     | V       |                                       |                                                                                                                |
| "L" input voltage                  | VIL              |               |                     | 0.8                   | V       |                                       |                                                                                                                |
| "H" output voltage                 | V <sub>OH</sub>  | $V_{CC}-0.8$  | _                   | _                     | V       | I <sub>OH</sub> = -4 m                | A                                                                                                              |
| "L" output voltage                 | V <sub>OL</sub>  |               | _                   | 0.55                  | V       | $I_{OL} = 4 \text{ mA}$               |                                                                                                                |
| "H" input current                  | l <sub>iн</sub>  | _             |                     | 1.0                   | μA      | V <sub>I</sub> = V <sub>CC</sub>      | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                          |
| "L" input current                  | l <sub>IL</sub>  | _             |                     | -1.0                  | μA      | V <sub>I</sub> = GND                  | $\overline{\text{WE}}$ , $\overline{\text{WRES}}$ , WCK,<br>RE, RRES, RCK,<br>D <sub>0</sub> to D <sub>7</sub> |
| Off state "H" output current       | I <sub>OZH</sub> |               | _                   | 5.0                   | μA      | $V_{O} = V_{CC}$                      |                                                                                                                |
| Off state "L" output current       | I <sub>OZL</sub> |               | _                   | -5.0                  | μΑ      | $V_0 = GND$                           |                                                                                                                |
| Operating mean current dissipation | Icc              |               | _                   | 120                   | mA      | $V_I = V_{CC}, G$                     | SND, Output open                                                                                               |
|                                    |                  |               |                     |                       |         | t <sub>wcк</sub> , t <sub>RCK</sub> = | = 25 ns                                                                                                        |
| Input capacitance                  | Cı               |               |                     | 10                    | pF      | f = 1 MHz                             |                                                                                                                |
| Off state output capacitance       | Co               |               |                     | 15                    | pF      | f = 1 MHz                             |                                                                                                                |

## Function

When write enable input  $\overline{\text{WE}}$  is "L", the contents of data inputs D<sub>0</sub> to D<sub>7</sub> are written into 1-line delay data only memory in synchronization with rise edge of write clock input WCK. At this time, the write address counter of 1-line delay data only memory is also incremented simultaneously.

The write functions given below are also performed in synchronization with rise edge of WCK.

When  $\overline{\text{WE}}$  is "H", a write operation to 1-line delay data only memory is inhibited and the write address counter of 1-line delay data only memory is stopped.

When write reset input WRES is "L", the write address counter of 1-line delay data only memory is initialized.

When read enable input  $\overline{\text{RE}}$  is "L", the contents of 1-line delay data only memory are output to data outputs  $Q_{00}$  to  $Q_{07}$  and those of 2-line delay data only memory to data outputs  $Q_{10}$  to  $Q_{17}$  in synchronization with the rise of read clock input RCK. At this time, the read address counters of 1-line and 2-line delay data only memories is also incremented simultaneously.

Moreover, data of  $Q_{00}$  to  $Q_{07}$  are written into 2-line delay data only memory in synchronization with rise edge of RCK. At this time, the write address of 2-line delay data only memory is incremented.

The read functions given below are also performed in synchronization with rise edge of RCK.

When  $\overline{\text{RE}}$  is "H", a read operation from both of 1-line delay data only memory and 2-line delay data only memory is inhibited and the read address counter of each memory is stopped. The outputs of  $Q_{00}$  to  $Q_{07}$  and  $Q_{10}$  to  $Q_{17}$  are in the high impedance state.

Moreover, a write operation to 2-line delay data only memory is inhibited and the write address counter of 2-line delay data only memory is stopped.

When read reset input  $\overline{RRES}$  is "L", the read address counter of 1-line delay data only memory, and the write address counter and read address counter of 2-line delay data only memory are initialized.

## **Switching Characteristics**

| $(Ta = 0 \text{ to } 70^{\circ}\text{C}, V_{CC} = 5 \text{ V} \pm 10\%, \text{ GND} = 0 \text{ V}, \text{ unless otherwise note}$ |                  |     |     |     |      |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| Item                                                                                                                              | Symbol           | Min | Тур | Max | Unit |
| Access time                                                                                                                       | t <sub>AC</sub>  |     |     | 18  | ns   |
| Output hold time                                                                                                                  | t <sub>OH</sub>  | 3   |     | _   | ns   |
| Output enable time                                                                                                                | t <sub>OEN</sub> | 3   |     | 18  | ns   |
| Output disable time                                                                                                               | todis            | 3   |     | 18  | ns   |

## **Timing Conditions**

|                                          | (Ta = 0 to         | $70^{\circ}C, V_{CC} = 5$ | $5 \text{ V} \pm 10\%, \text{GN}$ | D = 0 V, unle | ss otherwise noted) |
|------------------------------------------|--------------------|---------------------------|-----------------------------------|---------------|---------------------|
| Item                                     | Symbol             | Min                       | Тур                               | Max           | Unit                |
| Write clock (WCK) cycle                  | t <sub>wcк</sub>   | 25                        |                                   |               | ns                  |
| Write clock (WCK) "H" pulse width        | t <sub>wcкн</sub>  | 11                        |                                   |               | ns                  |
| Write clock (WCK) "L" pulse width        | t <sub>WCKL</sub>  | 11                        | —                                 |               | ns                  |
| Read clock (RCK) cycle                   | t <sub>RCK</sub>   | 25                        | —                                 |               | ns                  |
| Read clock (RCK) "H" pulse width         | t <sub>RCKH</sub>  | 11                        | —                                 |               | ns                  |
| Read clock (RCK) "L" pulse width         | t <sub>RCKL</sub>  | 11                        | —                                 |               | ns                  |
| Input data setup time to WCK             | t <sub>DS</sub>    | 7                         | —                                 |               | ns                  |
| Input data hold time to WCK              | t <sub>DH</sub>    | 3                         |                                   | —             | ns                  |
| Reset setup time to WCK or RCK           | t <sub>RESS</sub>  | 7                         | —                                 |               | ns                  |
| Reset hold time to WCK or RCK            | t <sub>RESH</sub>  | 3                         |                                   |               | ns                  |
| Reset nonselect setup time to WCK or RCK | t <sub>NRESS</sub> | 7                         |                                   |               | ns                  |
| Reset nonselect hold time to WCK or RCK  | t <sub>NRESH</sub> | 3                         | —                                 |               | ns                  |
| WE setup time to WCK                     | t <sub>WES</sub>   | 7                         | —                                 |               | ns                  |
| WE hold time to WCK                      | t <sub>WEH</sub>   | 3                         | —                                 |               | ns                  |
| WE nonselect setup time to WCK           | t <sub>NWES</sub>  | 7                         | —                                 |               | ns                  |
| WE nonselect hold time to WCK            | t <sub>NWEH</sub>  | 3                         | —                                 |               | ns                  |
| RE setup time to RCK                     | t <sub>RES</sub>   | 7                         | —                                 |               | ns                  |
| RE hold time to RCK                      | t <sub>REH</sub>   | 3                         |                                   |               | ns                  |
| RE nonselect setup time to RCK           | t <sub>NRES</sub>  | 7                         |                                   |               | ns                  |
| RE nonselect hold time to RCK            | t <sub>NREH</sub>  | 3                         |                                   |               | ns                  |
| Input pulse rise/fall time               | tr, tf             | _                         |                                   | 20            | ns                  |
| Data hold time*                          | t <sub>H</sub>     |                           |                                   | 20            | ms                  |

Notes: Reset the IC after power is turned on.

\* For 1-line access, the following should be satisfied:

 $\overline{\text{WE}}$  "H" level period < 20 ms – 5120 t<sub>WCK</sub> –  $\overline{\text{WRES}}$  "L" level period

 $\overline{\text{RE}}$  "H" level period  $< 20\mbox{ ms}-5120\mbox{ }t_{\text{RCK}}-\overline{\text{RRES}}$  "L" level period

### **Test Circuit**



Input pulse level: 0 to 3 V

Input pulse rise/fall time: 3 ns

Decision voltage input: 1.3 V

Decision voltage output: 1.3 V (However, t<sub>ODIS (LZ)</sub> is 10% of output amplitude and t<sub>ODIS (HZ)</sub> is 90% of that for decision)

The load capacitance C<sub>L</sub> includes the floating capacitance of connection and the input capacitance of probe.

| Parameter              | SW1    | SW2    |
|------------------------|--------|--------|
| t <sub>ODIS (LZ)</sub> | Closed | Open   |
| t <sub>odis (HZ)</sub> | Open   | Closed |
| t <sub>OEN (ZL)</sub>  | Closed | Open   |
| t <sub>OEN (ZH)</sub>  | Open   | Closed |



## t<sub>ODIS</sub>/t<sub>OEN</sub> Test Condition

## **Operating Timing**

### Write Cycle



#### Write Reset Cycle



#### M66257FP

#### **Read Cycle**



#### **Read Reset Cycle**



RENESAS

#### Note at WCK Stop



Input data Dn of n cycle is read at the rising edge after WCK of n cycle. Writing operation starts in the "L" period of WCK of n + 1 cycle and ends at the rising edge after n + 1 cycle.

To stop reading write data at n cycle, input WCK for up to the rising edge of n + 1 cycle.

When the cycle next to n cycle is a disable cycle, input of WCK for a cycle is required after a disable cycle as well.

#### Shortest Read of Data "n" Written in Cycle n

(Cycle n - 1 on read side should be started after end of cycle n + 1 on write side)

When the start of cycle n - 1 on read side is earlier than the end of cycle n + 1 on write side, output Qn of cycle n becomes invalid. In the figure shown below, the read of cycle n - 1 is invalid.



#### Longest Read of Data "n" Written in Cycle n: 1-line Delay

(Cycle n <1>\* on read side should be started when cycle n <2>\* on write is started)

Output Qn of n cycle <1>\* can be read until the start of reading side n cycle <1> and the start of writing side n cycle <2>\* overlap each other.



Note: <0>\*, <1>\* and <2>\* indicates a line value.

## **Application Example**



Laplacian Filter Circuit for Correction of Resolution in the Secondary Scanning Direction

## **Package Dimensions**



### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the intersect on the information in this document.
  The document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the tendology described in this document.
  The order data. diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date their document with a pay with use. When exporting the products or the tendology described herein, you should follow the applicable export control laws and regulations, and proceedures required by such laws and regulations.
  Al Information included in this document, but as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date their document, when the set of the date their document, and their document.
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a function of the laws of the set of the



#### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com