# **intercil**

## ISL71040M

Radiation Tolerant Low-Side GaN FET Driver

The [ISL71040M](https://www.renesas.com/isl71040m) is a low-side driver designed to drive enhancement mode Gallium Nitride (GaN) FETs in isolated topologies and boost type configurations. The ISL71040M operates with a supply voltage from 4.5V to 13.2V and has both inverting (INB) and non-inverting (IN) inputs to satisfy requirements for inverting and non-inverting gate drives with a single device.

The ISL71040M has a 4.5V gate drive voltage  $(V_{DRV})$ generated using an internal regulator that prevents the gate voltage from exceeding the maximum gate-source rating of enhancement mode GaN FETs. The gate drive voltage features an Undervoltage Lockout (UVLO) protection that ignores the inputs (IN/INB) and keeps OUTL turned on to ensure the GaN FET is in an OFF state whenever  $V_{DRV}$  is below the UVLO threshold.

The ISL71040M inputs can withstand voltages up to 14.7V regardless of the  $V_{DD}$  voltage, which allows the inputs to be connected directly to most PWM controllers. The ISL71040M's split outputs offer the flexibility to adjust the turn-on and turn-off speed independently by adding additional impedance to the turn-on and turn-off paths.

The ISL71040M operates across the military temperature range from -55°C to +125°C and is offered in an 8 Ld Thin Dual Flat No-Lead (TDFN) plastic package.



- Qualified to Renesas Rad Tolerant Screening and QCI Flow [\(R34TB0004EU](https://www.renesas.com/us/en/document/tcb/r34tb0004-renesas-radiation-tolerant-plastic-screening-and-qci-flow))
- Wide operating voltage range of 4.5V to 13.2V
- **•** Up to 14.7V logic inputs (regardless of  $V_{DD}$  level) • Inverting and non-inverting inputs
- Optimized to drive enhancement mode GaN FETs
	- Internal 4.5V regulated gate drive voltage
	- Independent outputs for adjustable turn-on/turn-off speeds
- NiPdAu-Ag Lead finish (Sn-free, Pb-free)
- Moisture Sensitivity Level (MSL) Rating: 1
- Passes NASA Low Outgassing Specifications
- Full military temperature range operation
	- $T_A = -55^{\circ}C$  to +125°C
	- T<sub>J</sub> = -55°C to +150°C
- TID Radiation Lot Acceptance Testing (LDR: <0.01rad(Si)/s)
	- ISL71040M30RTZ: 30krad(Si)
	- ISL71040M50RTZ: 50krad(Si)
- SEE Characterization
	- No DSEE with  $V_{DD}$  = 16.5V at 43MeV•cm<sup>2</sup>/mg
	- SET  $\leq 15 \mu m^2$  at 43MeV•cm<sup>2</sup>/mg

#### **Applications**

- Flyback and forward converters
- Boost and PFC converters
- Secondary synchronous FET drivers





Figure 1. Typical Flyback Power Supply Application **Figure 2. V<sub>DRV</sub> Line Regulation vs Temperature** 

# **Contents**



## <span id="page-2-0"></span>**1. Overview**

## <span id="page-2-1"></span>**1.1 Block Diagram**



**Figure 3. Block Diagram**

## <span id="page-2-2"></span>**2. Pin Information**

## <span id="page-2-3"></span>**2.1 Pin Assignments**



**Figure 4. Pin Assignments - Top View**

## <span id="page-2-4"></span>**2.2 Pin Descriptions**





Circuit 1 Circuit 2 Circuit 3 Circuit 4

VSSP

# <span id="page-4-0"></span>**3. Specifications**

## <span id="page-4-1"></span>**3.1 Absolute Maximum Ratings**

*Caution*: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.



<span id="page-4-5"></span>1. Tested in a heavy ion environment at LET = 43MeV•cm2/mg at +125°C (TC) for SEB.

## <span id="page-4-2"></span>**3.2 Recommended Operating Conditions**



## <span id="page-4-3"></span>**3.3 Outgas Testing**



<span id="page-4-6"></span>1. Outgassing results meet NASA requirements of total mass loss <1% and collected volatile condensible material of <0.1%.

## <span id="page-4-4"></span>**3.4 Thermal Information**



1.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board with direct attach features in free air. See [TB379](https://www.renesas.com/www/doc/tech-brief/tb379.pdf).

2. For  $\theta_{\text{JC}}$ , the case temperature location is the center of the package underside.

## <span id="page-5-0"></span>**3.5 Electrical Specifications**

 $V_{DD}$  = 4.5V, 13.2V,  $V_{SS}$  = VSSP = 0V, C<sub>VDRV</sub> = 4.7μF, V<sub>IH</sub> = 5.0V, V<sub>IL</sub> = 0V, r<sub>OUTH</sub> = r<sub>OUTL</sub> = 0Ω, no load on OUTH/OUTL. **Boldface limits apply across the operating temperature range, -55°C to +125°C by characterization with production testing at +25°C; over a total ionizing dose of 30krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s (ISL71040M30RTZ); or over a total ionizing dose of 50krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s (ISL71040M50RTZ).**



VDD = 4.5V, 13.2V**,** VSS = VSSP = 0V, CVDRV = 4.7µF, VIH = 5.0V, VIL = 0V, rOUTH = rOUTL = 0Ω, no load on OUTH/OUTL. **Boldface limits apply across the operating temperature range, -55°C to +125°C by characterization with production testing at +25°C; over a total ionizing dose of 30krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s (ISL71040M30RTZ); or over a total ionizing dose of 50krad(Si) at +25°C with exposure at a low dose rate of <10mrad(Si)/s (ISL71040M50RTZ). (Cont.)**



<span id="page-6-1"></span>1. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.

2. Typical values shown are not guaranteed.

<span id="page-6-2"></span>3. Test applies only to packaged parts due to hardware limitations at wafer probe.

#### <span id="page-6-0"></span>**3.6 Timing Diagrams**



**Figure 5. Timing Diagram, OUTH and OUTL Tied Together**

<span id="page-6-4"></span>

<span id="page-6-3"></span>**Figure 6. Peak Source/Sink Measurement**

## <span id="page-7-0"></span>**4. Typical Performance Curves**

Unless otherwise noted, V<sub>DD</sub> = 4.5V, 13.2V, V<sub>SS</sub> = VSSP = 0V, C<sub>VDRV</sub> = 4.7µF, V<sub>IH</sub> = 5.0V, V<sub>IL</sub> = 0V, no load on OUTH/OUTL,  $r_{\text{OUTH}} = r_{\text{OUTL}} = 0\Omega$ .



**Figure 7. V<sub>DRV</sub> vs Temperature Figure 8. V<sub>DRV</sub> vs Temperature** 





**Figure 11. Input Propagation Delay vs Temperature Figure 12. Input Propagation Delay**





Figure 9. V<sub>DRV</sub> Undervoltage Lockout Threshold Figure 10. V<sub>DRV</sub> Short-Circuit Current vs Temperature



Unless otherwise noted, V<sub>DD</sub> = 4.5V, 13.2V, V<sub>SS</sub> = VSSP = 0V, C<sub>VDRV</sub> = 4.7µF, V<sub>IH</sub> = 5.0V, V<sub>IL</sub> = 0V, no load on OUTH/OUTL,  $r_{\text{OUTH}} = r_{\text{OUTL}} = 0\Omega$ . (Cont.)



**Figure 13. Input Bar Propagation Delay vs Temperature Figure 14. Input Bar Propagation Delay**





**Figure 15. Input Logic Threshold vs Temperature Figure 16. Output Rise Times vs Temperature**







**Figure 17. Output Fall Times vs Temperature Figure 18. Quiescent Supply Current vs Temperature**

Unless otherwise noted,  $V_{DD}$  = 4.5V, 13.2V,  $V_{SS}$  = VSSP = 0V, C<sub>VDRV</sub> = 4.7µF,  $V_{IH}$  = 5.0V,  $V_{IL}$  = 0V, no load on OUTH/OUTL,  $r_{\text{OUTH}} = r_{\text{OUTL}} = 0\Omega$ . **(Cont.)** 



**Figure 19. Operating Supply Current**

## <span id="page-9-0"></span>**5. Functional Description**

#### <span id="page-9-1"></span>**5.1 Gate Drive for Enhancement N-Channel GaN FETs**

New technologies based on wide-band gap semiconductors produce High Electron Mobility Transistors (HEMT). An example of a HEMT is the GaN based power transistors such as the EPC2019 and EPC2022, which offer very low  $r_{DS(ON)}$  and gate charge (Qg). These attributes make the devices capable of supporting very high switching frequency operation without suffering significant efficiency loss. However, GaN power FETs have special gate drive requirements that the ISL71040M is specifically designed to address.

The following are key properties of a gate driver for GaN FETs:

- Gate drive signals need to be sufficiently higher than the  $V_{GS}$  threshold specified in GaN FET datasheets for proper operation
- $\bullet$  A well regulated gate drive voltage keeps the V<sub>GS</sub> lower than the specified absolute maximum level of 6V
- Split pull-up and pull-down gate connections add series gate resistors to independently adjust turn-on and turn-off speed without the need for a series diode with a voltage drop that may cause an insufficient gate drive voltage
- Driver pull-down resistance < 0.5Ω (typical) eliminates undesired Miller turn-on
- High current source/sink capability and low propagation delay achieves high switching frequency operation

#### <span id="page-9-2"></span>**5.2 Functional Overview**

The ISL71040M is a single channel high speed enhancement mode GaN FET low-side driver for isolated power supplies and Synchronous Rectifier (SR) applications.

The ISL71040M has a wide operating supply range of 4.5V to 13.2V. The gate drive voltage is generated from an internal linear regulator to keep the gate-to-source voltage below the absolute maximum level of 6V for the EPC2019 and EPC2022 GaN FET devices.

The input stage can handle inputs to the 14.7V independent of  $V_{DD}$  and has both inverting and non-inverting inputs. The split output stage can source and sink high currents and allows for independent tuning of the turn-on and turn-off times. The typical propagation delay of 40ns enables high switching frequency operation.

# <span id="page-10-0"></span>**6. Applications Information**

#### <span id="page-10-1"></span>**6.1 Undervoltage Lockout**

The VDD pin accepts a recommended supply voltage range of 4.5V to 13.2V and is the input to the internal linear regulator. VDRV is the output of the regulator and is equal to 4.5V. VDRV provides the bias for all internal circuitry and the gate drive voltage for the output stage.

An UVLO circuitry monitors the voltage on VDRV and is designed to prevent unexpected glitches when VDD is being turned on or turned off. When VDRV < ~1V, an internal 500Ω resistor connected between OUTL and ground helps keep the gate voltage close to ground. When ~1.2V < VDRV < UVLO, OUTL is driven low while ignoring the logic inputs, and OUTH is in a high impedance state. The low state has the same current sinking capacity as during normal operation. This ensures that the driven FETs are held off even if there is a switching voltage on the drains that can inject charge into the gates from the Miller capacitance.

When VDRV > UVLO, the output starts to respond to the logic inputs following the next rising edge on IN or falling edge on INB. In the non-inverting operation (PWM signal applied to the IN pin) the output is in phase with the input. In the inverting operation (PWM signal applied to the INB pin), the output is out of phase with the input.

For the negative transition of  $V_{DD}$  through the UV lockout voltage, when VDRV < ~3.7 $V_{DC}$ , the OUTL is active low and OUTH is high impedance, regardless of the input logic states.

#### <span id="page-10-2"></span>**6.2 Input Stage**

The ISL71040M input thresholds are based on a TTL and CMOS compatible input threshold logic that is independent of the supply voltage. With typical high threshold  $= 1.7V$  and typical low threshold  $= 1.4V$ , the logic level thresholds can be conveniently driven with PWM control signals derived from 3.3V and 5V power controllers.

The ISL71040M offers both inverting and non-inverting inputs. The state of the output pin is dependent on the bias on both input pins. [Table 1](#page-10-4) summarizes the inputs to output relation.

<span id="page-10-4"></span>

#### **Table 1. Truth Table[1]**

1. OUT is the combination of OUTH and OUTL connected together. Hi-Z represents a high impedance state.

As a protection mechanism, if any of the input pins are left in a floating condition, OUTL is held in the low state and OUTH is high impedance. This state is achieved using a 300kΩ pull-up resistor on the INB pin to VDD and a 300kΩ pull-down resistor on the IN pin to VSS. For proper operation in non-inverting applications, connect INB to VSS. For proper operation in inverting applications, connect IN to VDD.

## <span id="page-10-3"></span>**6.3 Enable Function**

Use the unused input pin to enable and disable the ISL71040M. The following guidelines describe how to implement the enable/disable function:

- In a non-inverting configuration, the INB pin can be used to implement the enable/disable function. OUT is enabled when INB is biased low, acting as an active low enable pin.
- In an inverting configuration, the IN pin can be used to implement the enable and disable function. OUT is enabled when IN is biased high, acting as an active high enable pin.

#### <span id="page-11-0"></span>**6.4 Driver Power Dissipation**

The ISL71040M power dissipation is dominated by the losses associated with the gate charge of the driven bridge FETs and the switching frequency. The internal bias current also contributes to the total dissipation but is usually not significant compared to the gate charge losses.

For example, the EPC2022 has a total gate charge of 13nC when  $V_{DS}$  = 100V and  $V_{GS}$  = 4.5V. This is the charge that a driver must source to turn on the GaN FET and must sink to turn off the GaN FET.

Use [Equation 1](#page-11-2) to calculate the power dissipation of the driver:

<span id="page-11-2"></span>
$$
\textbf{(EQ. 1)} \qquad \text{P}_D \,=\, 2 \bullet \text{Q}_c \bullet \text{freq} \bullet \text{V}_{\text{GS}} \bullet \frac{\text{r}_{\text{gate}}}{\text{r}_{\text{gate}} + \text{r}_{\text{DS}(\text{ON})}} + \text{I}_{\text{DD}}(\text{freq}) \bullet \text{V}_{\text{DD}}
$$

where:

- freq = Switching frequency
- $V_{GS} = V_{DRV}$  bias of the ISL71040M
- $\cdot$  Q<sub>c</sub> = Gate charge for V<sub>GS</sub>
- $\blacksquare$  I<sub>DD</sub>(freq) = Bias current at the switching frequency
- $\cdot$   $r_{DS(ON)}$  = Driver ON-resistance
- $r_{\text{gate}}$  = External gate resistance (if any)

*Note*: The gate power dissipation is proportionally shared with the external gate resistor. Do not overlook the power dissipated by the external gate resistor.

#### <span id="page-11-1"></span>**6.5 PCB Layout Considerations**

The ISL71040M AC performance depends significantly on the Printed Circuit Board (PCB) design. The following layout design guidelines are recommended to achieve optimum performance:

- Place the driver as close as possible to the driven power FET
- Understand where the switching power currents flow. The high amplitude di/dt currents of the driven power FET induce significant voltage transients on the associated traces
- Keep power loops as short as possible by paralleling the source and return traces
- Use planes where practical; they are usually more effective than parallel traces
- Avoid paralleling high amplitude di/dt traces with low level signal lines. High di/dt induces currents and consequently, noise voltages in the low level signal lines
- When practical, minimize impedances in low level signal circuits. The noise that is magnetically induced on a 10kΩ resistor is 10 times larger than the noise on a 1kΩ resistor
- Be aware of magnetic fields emanating from transformers and inductors. Gaps in the magnetic cores of these structures are especially bad for emitting flux
- If you must have traces close to magnetic devices, align the traces so that they are parallel to the flux lines to minimize coupling
- The use of low inductance components such as chip resistors and chip capacitors is highly recommended
- Use decoupling capacitors to reduce the influence of parasitic inductance in the VDRV, VDD, and GND leads. To be effective, these capacitors must also have the shortest possible conduction paths. If using vias, connect several paralleled vias to reduce the inductance of the vias
- It may be necessary to add resistance to dampen resonating parasitic circuits, especially on OUTH. If an external gate resistor is unacceptable, the layout must be improved to minimize lead inductance
- Keep high dv/dt nodes away from low level circuits. Guard banding can be used to shunt away dv/dt injected currents from sensitive circuits. This is especially true for control circuits that source the input signals to the ISL71040M
- Avoid placing a signal ground plane under a high amplitude dv/dt circuit. This injects di/dt currents into the signal ground paths
- Calculate power dissipation and voltage drop for the power traces. Many PCB/CAD programs have built-in tools for calculating trace resistance
- Large power components (such as power FETs, electrolytic caps, and power resistors) have internal parasitic inductance that cannot be eliminated
- If the circuits are simulated, consider including parasitic components, especially parasitic inductance
- The GaN FETs have a separate substrate connection that is internally tied to the source pin. The source and substrate should be at the same potential. Limit the inductance in the OUTH/L to Gate trace by keeping it as short and thick as possible
- For optimum thermal performance, place a pattern of vias and a thermal land on the top layer of the PCB directly underneath the EPAD. Connect the EPAD to VSSP. Connect the vias to the plane which serves as a heatsink. To ensure good thermal contact use solder to connect the EPAD to the thermal land on the PCB.



**Figure 20. PCB Layout Recommendation**

# <span id="page-12-0"></span>**7. Radiation Tolerance**

The ISL71040M is a radiation tolerant device for commercial space applications, Low Earth Orbits (LEO) applications, high altitude avionics, launch vehicles, and other harsh environments. This device's response to Total Ionizing Dose (TID) radiation effects, and Single Event Effects (SEE) has been measured, characterized, and reported in the following sections. The TID performance of the ISL71040MRTZ is not guaranteed through radiation acceptance testing. The ISL71040M30RTZ is radiation lot acceptance tested (RLAT) to 30krad(Si) and ISL71040M50RTZ is RLAT to 50krad(Si). The SEE characterized performance is not guaranteed.

## <span id="page-12-1"></span>**7.1 Total Ionizing Dose (TID) Testing**

#### <span id="page-12-2"></span>**7.1.1 Introduction**

Total dose testing of the ISL71040M proceeded in accordance with the guidelines of MIL-STD-883 Test Method 1019. The experimental matrix consisted of 24 samples irradiated under bias, as shown in [Table 2](#page-13-1), and 24 samples irradiated with all pins grounded (unbiased). Two control units were used. [Figure 21](#page-13-2) shows the bias configuration.



**Figure 21. Irradiation Bias Configuration for the ISL71040M**

<span id="page-13-2"></span>Samples of the ISL71040M were drawn from fabrication lot 5V8PBA and were packaged in the production 8 Ld plastic TDFN, Package Outline Drawing (POD) L8.4x4B. The samples were screened to datasheet limits at room temperature only before irradiation.

Total dose irradiations were performed using a Hopewell Designs N40 panoramic vault-type low dose rate 60Co irradiator located in the Renesas Palm Bay, Florida facility. The dose rate was 0.0089rad(Si)/s (8.9mrad(Si)/s). PbAl spectrum hardening filters were used to shield the test board and devices under test against low energy secondary gamma radiation.

Downpoints for the testing were 0krad(Si), 10krad(Si), 20krad(Si), 30krad(Si), and 50krad(Si).

All electrical testing was performed outside the irradiator using production Automated Test Equipment (ATE) with data logging of all parameters at each downpoint. All downpoint electrical testing was performed at room temperature.

#### <span id="page-13-0"></span>**7.1.2 Results**

[Table 2](#page-13-1) summarizes the attributes data. "Bin 1" indicates a device that passes all the datasheet specification limits.

<span id="page-13-1"></span>

| Dose Rate mrad(Si)/s | <b>Bias</b> | <b>Sample Size</b> | <b>Downpoints</b> | <b>Bin 1/Rejects</b> |
|----------------------|-------------|--------------------|-------------------|----------------------|
| 8.9                  |             |                    | Pre-Rad           |                      |
|                      | Figure 21   | 24                 | 10krad(Si)        |                      |
|                      |             |                    | 20krad(Si)        |                      |
|                      |             |                    | 30krad(Si)        |                      |
|                      |             |                    | 50krad(Si)        |                      |

**Table 2. ISL71040M Total Dose Test Attributes Data**





The plots in [Figure 22](#page-14-1) through [Figure 29](#page-15-0) show data for key parameters at all downpoints. The plots show the average as a function of total dose for each of the irradiation conditions; we chose to use the average because of the relatively large sample sizes. All parts showed excellent stability over irradiation.

[Table 3](#page-15-1) shows the average of other key parameters with respect to total dose in tabular form.

#### <span id="page-14-0"></span>**7.1.3 Typical Radiation Performance**





<span id="page-14-1"></span>**Figure 22. Quiescent Supply Current vs TID Figure 23. Operating Supply Current vs TID**







Figure 24. V<sub>DRV</sub> Voltage vs TID (V<sub>DD</sub> = 4.5V) Figure 25. V<sub>DRV</sub> Voltage vs TID (V<sub>DD</sub> = 13.2V)









**Figure 28. t<sub>DON</sub> vs TID Figure 29. t<sub>DOFF</sub> vs TID** 

<span id="page-15-1"></span>

| <b>Test Parameter Name</b><br>and Conditions | Symbol                 | <b>Irradiation</b><br><b>Conditions</b> | Pre-Rad<br>Value | <b>10k</b><br>$(\text{rad}(Si))$ | <b>20k</b><br>$(\text{rad}(Si))$ | 30 <sub>k</sub><br>(rad(Si)) | 50 <sub>k</sub><br>$(\text{rad}(Si))$ | Unit   |
|----------------------------------------------|------------------------|-----------------------------------------|------------------|----------------------------------|----------------------------------|------------------------------|---------------------------------------|--------|
| Quiescent Supply Current<br>(4.5V)           | $I_{DDQ}$              | Bias                                    | 1.40             | 1.47                             | 1.47                             | 1.46                         | 1.39                                  | mA     |
|                                              |                        | Ground                                  | 1.39             | 1.48                             | 1.47                             | 1.47                         | 1.40                                  |        |
|                                              |                        | Limit -                                 | 0.10             | 0.10                             | 0.10                             | 0.10                         | 0.10                                  |        |
|                                              |                        | $Limit +$                               | 2.70             | 2.70                             | 2.70                             | 2.70                         | 2.70                                  |        |
| <b>Operating Supply Current</b><br>(4.5V)    | $I_{DDO}$              | Bias                                    | 6.54             | 6.76                             | 6.69                             | 6.70                         | 6.56                                  | mA     |
|                                              |                        | Ground                                  | 6.53             | 6.79                             | 6.71                             | 6.72                         | 6.64                                  |        |
|                                              |                        | Limit -                                 | 1.00             | 1.00                             | 1.00                             | 1.00                         | 1.00                                  |        |
|                                              |                        | Limit +                                 | 13.00            | 13.00                            | 13.00                            | 13.00                        | 13.00                                 |        |
| Gate Drive Voltage (4.5V)                    | <b>V<sub>DRV</sub></b> | Bias                                    | 4.44             | 4.44                             | 4.44                             | 4.44                         | 4.44                                  | $\vee$ |
|                                              |                        | Ground                                  | 4.44             | 4.44                             | 4.44                             | 4.44                         | 4.44                                  |        |
|                                              |                        | Limit -                                 | 4.29             | 4.29                             | 4.29                             | 4.29                         | 4.29                                  |        |
|                                              |                        | Limit +                                 | 4.59             | 4.59                             | 4.59                             | 4.59                         | 4.59                                  |        |

<span id="page-15-0"></span>**Table 3. ISL71040M Response of Key Parameters vs TID**

| <b>Test Parameter Name</b><br>and Conditions | Symbol           | <b>Irradiation</b><br><b>Conditions</b> | Pre-Rad<br>Value | 10k<br>(rad(Si)) | <b>20k</b><br>(rad(Si)) | 30 <sub>k</sub><br>(rad(Si)) | <b>50k</b><br>(rad(Si)) | Unit   |
|----------------------------------------------|------------------|-----------------------------------------|------------------|------------------|-------------------------|------------------------------|-------------------------|--------|
|                                              | $V_{DRV}$        | <b>Bias</b>                             | 4.57             | 4.58             | 4.58                    | 4.57                         | 4.56                    | $\vee$ |
|                                              |                  | Ground                                  | 4.57             | 4.58             | 4.58                    | 4.58                         | 4.57                    |        |
| Gate Drive Voltage (13.2V)                   |                  | Limit -                                 | 4.34             | 4.34             | 4.34                    | 4.34                         | 4.34                    |        |
|                                              |                  | Limit +                                 | 4.76             | 4.76             | 4.76                    | 4.76                         | 4.76                    |        |
|                                              |                  | <b>Bias</b>                             | 1.37             | 1.38             | 1.38                    | 1.37                         | 1.36                    |        |
|                                              | $V_{IL}$         | Ground                                  | 1.37             | 1.38             | 1.38                    | 1.38                         | 1.35                    |        |
|                                              |                  | Bias                                    | 1.65             | 1.66             | 1.66                    | 1.66                         | 1.64                    | $\vee$ |
| Input VIL/VIH Level (4.5V)                   | V <sub>IH</sub>  | Ground                                  | 1.65             | 1.66             | 1.66                    | 1.66                         | 1.65                    |        |
|                                              |                  | Limit -                                 | 1.00             | 1.00             | 1.00                    | 1.00                         | 1.00                    |        |
|                                              |                  | Limit +                                 | 2.00             | 2.00             | 2.00                    | 2.00                         | 2.00                    |        |
|                                              | $V_{IL}$         | <b>Bias</b>                             | 1.38             | 1.40             | 1.40                    | 1.39                         | 1.37                    | $\vee$ |
|                                              |                  | Ground                                  | 1.39             | 1.40             | 1.40                    | 1.39                         | 1.36                    |        |
| Input VIL/VIH Level                          | V <sub>IH</sub>  | <b>Bias</b>                             | 1.66             | 1.68             | 1.67                    | 1.67                         | 1.66                    |        |
| (13.2V)                                      |                  | Ground                                  | 1.67             | 1.68             | 1.67                    | 1.67                         | 1.67                    |        |
|                                              |                  | Limit -                                 | 1.00             | 1.00             | 1.00                    | 1.00                         | 1.00                    |        |
|                                              |                  | $Limit +$                               | 2.00             | 2.00             | 2.00                    | 2.00                         | 2.00                    |        |
| Turn-On Propagation<br>Delay (4.5V)          | $t_{\text{DOM}}$ | <b>Bias</b>                             | 39.78            | 39.18            | 38.87                   | 39.36                        | 39.52                   | ns     |
|                                              |                  | Ground                                  | 40.23            | 38.74            | 38.45                   | 38.95                        | 39.99                   |        |
|                                              |                  | Limit -                                 | 15.00            | 15.00            | 15.00                   | 15.00                        | 15.00                   |        |
|                                              |                  | $Limit +$                               | 65.00            | 65.00            | 65.00                   | 65.00                        | 65.00                   |        |
| Turn-Off Propagation                         |                  | <b>Bias</b>                             | 40.79            | 40.10            | 40.29                   | 40.64                        | 39.02                   | ns     |
|                                              |                  | Ground                                  | 41.31            | 39.64            | 39.76                   | 40.02                        | 39.43                   |        |
| Delay (4.5V)                                 | $t_{DOFF}$       | Limit -                                 | 15.00            | 15.00            | 15.00                   | 15.00                        | 15.00                   |        |
|                                              |                  | Limit +                                 | 65.00            | 65.00            | 65.00                   | 65.00                        | 65.00                   |        |

**Table 3. ISL71040M Response of Key Parameters vs TID (Cont.)**

## <span id="page-16-0"></span>**7.2 Single Event Effects Testing**

The intense proton and heavy ion environment encountered in space applications can cause a variety of Single-Event Effects (SEE) in electronic circuitry, including Single Event Upset (SEU), Single Event Transient (SET), Single Event Functional Interrupt (SEFI), Single Event Gate Rupture (SEGR), and Single Event Burnout (SEB). SEE can lead to system-level performance issues including disruption, degradation, and destruction. For predictable and reliable space system operation, individual electronic components should be characterized to determine their SEE response. This report discusses the results of SEE testing performed on the ISL71040M Low-Side GaN FET Driver.

#### <span id="page-16-1"></span>**7.2.1 SEE Test Facility**

Testing was performed at the Texas A&M University (TAMU) Radiation Effects Facility of the Cyclotron Institute heavy ion facility. This facility is coupled to a K500 super-conducting cyclotron that is capable of generating a wide range of particle beams with the various energy, flux, and fluence levels needed for advanced radiation testing. Further details on the test facility can be found at their [website](https://cyclotron.tamu.edu/). The Devices Under Test (DUTs) were located in air at 30mm - 50mm from the Aramica window for the ion beam. Ion LET values are quoted at the DUT surface.

Signals were communicated to and from the DUT test fixture through 20ft cables connecting to the control room. The testing reported here was conducted on December 5, 2018.

#### <span id="page-17-0"></span>**7.2.2 SEE Test Setup**

SEE testing was carried out with the samples in an active configuration. [Figure 30](#page-17-2) shows the ISL71040M SEE test fixture schematic. Four units were mounted on every test board so that four units could be simultaneously irradiated and tested.

To test the ISL71040M for damaging SEE (collectively termed SEB), the part was placed in an operating condition with the input signal, IN, driven by a 500kHz square wave switching between GND and 10V. The INB terminal was tied to GND and the output was loaded with  $C_{OUT}$  = 10nF. The parameters monitored before and after irradiation to check for SEB were operating  $I_{DD}$  at the 500kHz input to IN, static  $I_{DD}$  at IN = 1.00V, static  $I_{DD}$  at IN = 2.0V,  $I_{IN}$ at IN = 0V, I<sub>IN</sub> at IN = 13.2V, V<sub>OUT</sub> at IN = 1.00V, and V<sub>OUT</sub> at IN = 2.0V. V<sub>DD</sub> was set to levels of 14.7V and 16.5V during the irradiation.





<span id="page-17-2"></span>The SET behavior of the ISL71040M was tested in both static and dynamic input cases. The COUT was removed to speed up the VOUT response, and only the cable capacitance of about 700pF loaded the output. The INB input was tied to GND. In the static testing, IN was alternately set to 1.00V ( $V_{II}$ ) and 2.0V ( $V_{II}$ ) to provide the minimum noise margin on the input. The output, VOUT, was monitored by an oscilloscope and triggered a capture whenever VOUT traversed 2.0V. VDRV was also captured in an SET event. The captures encompassed a time of -2µs to +18µs from the trigger point. During the dynamic testing IN was provided a 500kHz signal with a GND to 4V swing. In this case VOUT was monitored and captures were triggered on ±20ns deviation from the nominal 1µs pulse width. VDRV was also captured for any SET, and the capture time was -2µs to +18µs from the trigger time.

#### <span id="page-17-1"></span>**7.2.3 SEB/SEL Results**

Destructive SEE (SEB) testing of the ISL71040M proceeded with varying  $V_{DD}$  (14.7V and 16.5V) and checking the operating parameters (dynamic I<sub>DD</sub> at 500kHz into 10nF, static I<sub>DD</sub> at IN = 1.00V, I<sub>DD</sub> at IN = 2.0V, I<sub>IN</sub> at IN = 0V,  $I_{IN}$  at IN = 13.2V, V<sub>OUT</sub> at IN = 1.00V, V<sub>OUT</sub> at IN = 2.0V) before and after irradiation to identify any damaging effects. Irradiation was done with silver (Ag) at normal incidence for LET at the die surface (after an

Aramica window and a 30mm air gap) of 43 MeV•cm<sup>2</sup>/mg to a fluence of 1x10<sup>7</sup> ion/cm<sup>2</sup> at a flux of  $5x10^4$  ion/(cm<sup>2</sup> • s) and at a case temperature of  $125^{\circ}$ C  $\pm 10^{\circ}$ C.

Although testing was also done at  $V_{DD}$  = 14.7V, only the results at  $V_{DD}$  = 16.5V are presented in [Table 4.](#page-18-1) The results at the lower voltage are not shown because they were similarly unchanging and add no new information.

|                  | $V_{DD} = 16.5V$ | l <sub>DD</sub><br>500kHz<br>(mA) | l <sub>in</sub> at<br>$IN = OV$<br>(nA) | $I_{IN}$ at<br>$IN = 13.2V$<br>$(\mu A)$ | I <sub>DD</sub> at<br>$IN = 1.0V$<br>(mA) | $V_{\text{OUT}}$ at<br>$IN = 1.0V$<br>$(\mu V)$ | $I_{DD}$ at<br>$IN = 2.0V$<br>(mA) | $V_{\text{OUT}}$ at<br>$IN = 2.0V$<br>(V) |
|------------------|------------------|-----------------------------------|-----------------------------------------|------------------------------------------|-------------------------------------------|-------------------------------------------------|------------------------------------|-------------------------------------------|
|                  | Pre              | 31.0                              | 0.15                                    | 71                                       | 1.80                                      | 87                                              | 10.7                               | 4.58                                      |
| DUT <sub>1</sub> | Post             | 30.2                              | 0.18                                    | 71                                       | 1.80                                      | 78                                              | 10.7                               | 4.58                                      |
|                  | Delta            | $-2.5%$                           | 20.0%                                   | 0.0%                                     | 0.0%                                      | $-10.3%$                                        | 0.4%                               | 0.0%                                      |
|                  | Pre              | 31.3                              | 0.21                                    | 70                                       | 1.78                                      | 89                                              | 10.6                               | 4.58                                      |
| DUT <sub>2</sub> | Post             | 30.6                              | 0.22                                    | 69                                       | 1.78                                      | 82                                              | 10.7                               | 4.58                                      |
|                  | Delta            | $-2.1%$                           | 4.8%                                    | $-1.4%$                                  | $0.0\%$                                   | $-7.9%$                                         | 0.4%                               | 0.0%                                      |
|                  | Pre              | 31.0                              | 0.19                                    | 69                                       | 1.77                                      | 94                                              | 10.5                               | 4.57                                      |
| DUT <sub>3</sub> | Post             | 30.4                              | 0.21                                    | 69                                       | 1.77                                      | 85                                              | 10.5                               | 4.57                                      |
|                  | Delta            | $-1.9%$                           | 10.5%                                   | $0.0\%$                                  | 0.0%                                      | $-9.6%$                                         | 0.2%                               | 0.0%                                      |
| DUT4             | Pre              | 32.0                              | 0.23                                    | 69                                       | 1.79                                      | 80                                              | 10.5                               | 4.59                                      |
|                  | Post             | 31.5                              | 0.22                                    | 69                                       | 1.79                                      | 74                                              | 10.5                               | 4.59                                      |
|                  | Delta            | $-1.5%$                           | $-4.3%$                                 | 0.0%                                     | 0.0%                                      | $-7.5%$                                         | 0.3%                               | 0.0%                                      |

<span id="page-18-1"></span>Table 4. ISL71040M SEB/L Results (V<sub>DD</sub> = 16.5V, LET = 43MeV  $\cdot$  cm<sup>2</sup>/mg at 1x10<sup>7</sup>ions/cm<sup>2</sup>, T<sub>CASE</sub> = 125°C ±10°C)

The data presented in [Table 4](#page-18-1) supports the conclusion that the ISL71040M is immune to damaging SEE for operation at  $V_{DD}$  = 16.5V and case temperature of 125°C when irradiated with ions of LET 43MeV·cm<sup>2</sup>/mg at normal incidence. All of the monitored parameters exhibited variations within the reasonable accuracy of the measurements.

#### <span id="page-18-0"></span>**7.2.4 SET Results**

The first ISL71040M SET test looked for the occurrence of  $V_{\text{OUT}}$  deviations from a static output level. The test looked for V<sub>OUT</sub> transitioning through 2V for both IN = 1.00V and IN = 2.00V. Tests were run for both V<sub>DD</sub> = 4.5V and  $V_{DD}$  = 13.2V. No static SET were captured for any of the four DUTs tested in all four of the static conditions. With four parts each irradiated to 1x10<sup>7</sup> ion/cm<sup>2</sup> at an LET of 43MeV•cm<sup>2</sup>/mg and 25°C, this put an upper bound on the cross section for a static SET at 2.5x10<sup>-8</sup> cm<sup>2</sup>.

The next SET testing looked for ±20ns perturbations on a 500kHz signal at the output. Both supply voltages, 4.5V and 13.2V, were tested. At testing with 43MeV•cm<sup>2</sup>/mg silver ions, a small number of dynamic SET were found at the 13.2V bias. [Table 5](#page-18-2) shows the results for this dynamic testing. The six SET captured spanned the pulse width deviation from the nominal 1µs of -26ns to +17ns.

**Table 5. ISL71040M ±20ns Perturbation Counts on a 500kHz Square Wave and Cross Sections for Normal Incidence Ions at 43MeV•cm2/mg at 25°C**

<span id="page-18-2"></span>

| 43 MeV $\cdot$ cm <sup>2</sup> /mg |                  | <b>Average Cross</b> |                  |      |                      |
|------------------------------------|------------------|----------------------|------------------|------|----------------------|
|                                    | DUT <sub>1</sub> | <b>DUT2</b>          | DUT <sub>3</sub> | DUT4 | Section $(cm2)$      |
| $V_{DD} = 4.5V$                    |                  |                      |                  |      | $2.5 \times 10^{-8}$ |
| $V_{DD} = 13.2V$                   |                  |                      |                  |      | $1.5 \times 10^{-7}$ |

#### <span id="page-19-0"></span>**7.2.5 SET Discussion and Conclusions**

The ISL71040M was found to be immune to damaging SEE when run at  $V_{DD}$  = 16.5V and a case temperature of 125°C ±10°C with a 500kHz signal being driven into a 10nF load capacitance and irradiated with normal silver ions for a surface LET of 43 MeV $\cdot$ cm<sup>2</sup>/mg. Four parts irradiated to 1x10<sup>7</sup>ion/cm<sup>2</sup> each showed no fundamental changes in the seven monitor parameters as presented in [Table 4](#page-18-1).

The ISL71040M exhibited no static output upsets through 2V at either  $V_{DD} = 4.5V$  or  $V_{DD} = 13.2V$ , or the input at either IN = 1.00V (V<sub>II</sub>) or IN = 2.00V (V<sub>IH</sub>). The irradiations to 1x10<sup>7</sup>ion/cm<sup>2</sup> were done with normal silver for a surface LET of 43MeV•cm<sup>2</sup>/mg at a case temperature of approximately 25°C.

For dynamic SET defined as a ±20ns perturbation in pulse width for a 50% duty cycle 500kHz signal, a very small cross section ( $\leq 1.5x10^{-7}$ cm<sup>2</sup> as reported in [Table 5](#page-18-2)) was found for the ISL71040M. This was determined for 1x10<sup>7</sup>ion/cm<sup>2</sup> on each of four parts irradiated with normal incidence silver for LET of 43MeV•cm<sup>2</sup>/mg. As with the static SET testing V<sub>DD</sub> was set to both V<sub>DD</sub> = 4.5V and V<sub>DD</sub> = 13.2V with the larger value yielding all the SET recorded. The six captured dynamic SET represented deviations of the pulse width from the nominal 1µs spanning -26ns to +18ns.

# <span id="page-20-0"></span>**8. Package Outline Drawing**

For the most recent package outline drawing, see [L8.4x4B.](https://www.renesas.com/package-image/pdf/outdrawing/l8.4x4b.pdf)

#### L8.4x4B

8 Lead Thin Dual Flat No-Lead Plastic Package (TDFN)





## <span id="page-21-0"></span>**9. Ordering Information**



1. These Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu-Ag plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

2. For Moisture Sensitivity Level (MSL), see the [ISL71040M](https://www.renesas.com/isl71040m) device page. For more information about MSL, see [TB363.](https://www.renesas.com/www/doc/tech-brief/tb363.pdf)

3. For the Pb-Free Reflow Profile, see [TB493.](https://www.renesas.com/www/doc/tech-brief/tb493.pdf)

4. See [TB347](https://www.renesas.com/www/doc/tech-brief/tb347.pdf) for details about reel specifications.

# <span id="page-21-1"></span>**10. Revision History**



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.