

### RC32508A

FemtoClock 2 Jitter Attenuator and Clock Generator

### **Description**

The RC32508A is a fully integrated, low-power, ultra high-performance jitter attenuator and clock generator. The device supports SyncE for networkbased synchronization.

The RC32508A is ideal for providing reference clocks for high-speed serial links up to 112Gbps Ethernet in modular switch line cards and fabric cards in data center equipment. The device is a member of Renesas' high-performance FemtoClock 2 family.

### **Applications**

- Switches / routers
- Jitter attenuation for 10 / 25 / 40 / 100 / 200 / 400 Gbps Ethernet PHYs in switch line cards
- Clock generation for 10 /25 / 40 / 100 / 200 / 400 Gbps Ethernet PHYs in switch fabric cards
- **Medical imaging**
- Professional audio and video

### **Product Options**

- $\cdot$  7  $\times$  7  $\times$  0.9 mm 48-QFN package
- 8 differential or 16 single-ended outputs

### **Features**

- Can be configured as clock generator or jitter attenuator/synchronizer
- Low power, less than 0.8W typical
- Low jitter, less than 50fs-RMS
- Compliant with ITU-T G.8262 and G.8262.1 option 1 and 2 for synchronous Ethernet Equipment Clock (EEC/eEEC) without degrading output jitter
- PCIe Gen 1-6 CC, SRIS, and SRNS support
- Jitter attenuation with programmable loop bandwidth from 0.1Hz to 12kHz
- Up to two independent frequency domains and eight integer output dividers
- Each frequency domain can be slaved with DPLL or free-run
- DPLL can be configured as DCO
- LVCMOS, AC-LVPECL, AC-LVDS, HCSL, AC-CML output modes supported with programmable output swing
- Up to two single ended or one differential clock inputs, one crystal/XO/TCXO/OCXO input
- Supports 1MHz I2C, 400kHz SMBus, or 50MHz SPI serial port
- Internal non-volatile memory (up to eight different configurations) provides default device settings on power-up
- 1.8V core and output operation
- -40° to +85°C industrial temperature operation



<span id="page-0-0"></span>**Figure 1. Switch Line Card Figure 2. Switch Fabric Card**



<span id="page-0-1"></span>

## **Contents**



RENESAS





## **Figures**





## **Tables**





## <span id="page-5-0"></span>**1. Overview**

The RC32508A is a fully integrated, low-power, ultra-high performance frequency synthesizer with jitter attenuation and network synchronization capabilities. The device can be set up either as a clock generator that is locked to the external crystal or oscillator and providing free-run clock outputs, or as a jitter attenuator that is locked to an external reference and providing low-jitter clock outputs when used with an external crystal or oscillator. The device can provide up to two frequency domains using the two analog PLLs, and each analog PLL is fed into four outputs.

The RC32508A is optimized to deliver excellent phase noise as required for driving up to 112Gbps Ethernet PHYs, ASICs or FPGAs in 10G, 25G, 40G, 100G, 200G, or 400G switch line cards and switch fabric cards. The device supports SyncE for network-based synchronization.



#### <span id="page-5-1"></span>**Figure 3. Block Diagram**



### <span id="page-6-0"></span>**1.1 Clock Generator Mode**

The RC32508A can be set in Clock Generator mode and locked to an external reference to CLKIN, nCLKIN pins by following the steps:

- DPLL/DCO is powered down.
- When locking to an external clock or oscillator applied to CLKIN, nCLKIN, both APLL0 and APLL1 are locked to the clock input.
- APLL0 provides high frequency clock to each of four output dividers that is in turn fed to four clock outputs, namely OUT0-0, OUT1-0, OUT2-0, and OUT3-0.
- APLL1 provides a high frequency clock that is either the same frequency as from APLL0 or a different frequency, to each of four output dividers that is in term fed to four clock outputs, OUT0-1, OUT1-1, OUT2-1, and OUT3-1.
- As shown in [Figure](#page-6-1) 4, up to two frequency domains can be obtained in this configuration and up to eight differential or 16 LVCMOS outputs can be obtained.



<span id="page-6-1"></span>**Figure 4. Clock Generator Mode with RC32508A when External Reference is Fed into CLKIN**

The RC32508A can be set in Clock Generator mode and locked to an external crystal applied to XIN/REF-0/XOUT-0 pins by following the steps:

- DPLL/DCO is powered down.
- When locking to an external crystal applied to XIN/REF-0/XOUT-0, APLL0 is locked to the crystal.
- APLL0 provides high frequency clock to each of four output dividers that is in turn fed to four clock outputs, OUT0-0, OUT1-0, OUT2-0, and OUT3-0.
- One of the four outputs from APLL0 is programmed as complementary LVCMOS outputs, and for example, OUT3-0-N is fed back into XIN/REF-1 pin and used as a reference to APLL1. APLL1 then provides a highfrequency clock that is either the same frequency as from APLL0 or a different frequency to each of the four output dividers that is in term fed to four clock outputs, OUT0-1, OUT1-1, OUT2-1, and OUT3-1.
- As shown in [Figure](#page-7-0) 5, up to two frequency domains can be obtained in this configuration and up to seven differential outputs and 1 LVCMOS output or 15 LVCMOS outputs can be obtained.



<span id="page-7-0"></span>**Figure 5. Clock Generator Mode with RC32508A when External Crystal fed into XIN/REF-0/XOUT-0**

### <span id="page-8-0"></span>**1.2 Jitter Attenuator or Synchronizer Mode**

The RC32508A can be set in Jitter Attenuator or Synchronizer mode and locked to an external reference applied to CLKIN, nCLKIN pins by following the steps:

- APLL0 is locked to external crystal or oscillator that is applied to XIN/REF-0/XOUT-0.
- DPLL/DCO uses APLL0 to be synchronized and locked to external reference applied to CLKIN, nCLKIN
- APLL0 provides high frequency clock to each of four output dividers that is in turn fed to four clock outputs, OUT0-0, OUT1-0, OUT2-0, and OUT3-0.
- One of the four outputs from APLL0 is programmed as complementary LVCMOS outputs, and for example, OUT3-0-N is fed back into XIN/REF-1 pin and used as a reference to APLL1. APLL1 then provides a highfrequency clock that is either the same frequency as from APLL0 or a different frequency to each of four output dividers that is in term fed to four clock outputs, OUT0-1, OUT1-1, OUT2-1, and OUT3-1.
- As shown in [Figure](#page-8-1) 6, up to two frequency domains can be obtained in this configuration and up to seven differential outputs and one LVCMOS output or 15 LVCMOS outputs can be obtained.



<span id="page-8-1"></span>**Figure 6. Jitter Attenuator or Synchronizer Mode with RC32508A when External Reference is Fed into CLKIN**

### <span id="page-9-0"></span>**1.3 Power-Up, Configuration, and Serial Interfaces**

The RC32508A can be powered up and configured in two ways:

- From internal non-volatile memory using OTP user configurations (UserCfgs)
- From its slave serial interface The RC32508A supports two slave serial interfaces: I2C and SPI. These interfaces share the same pins, so only one is available at a time. Additionally, all of the device logic pins are sampled at the rising edge of the internal master reset signal and some of them may be used in setting the initial configuration.

### <span id="page-9-1"></span>**1.4 Input Clocks**

The RC32508A supports one crystal/reference input that is used as a reference to each of the two analog PLLs (APLLs). One differential or two single-ended clock inputs that are used as a reference to the digital PLL (DPLL) and support hitless reference switching.

### <span id="page-9-2"></span>**1.4.1 Crystal/Oscillator Input**

The crystal input supports crystal frequencies of 25MHz to 80MHz with a recommended load capacitance of 8- 12pF. The crystal input can being overdriven with differential or single-ended inputs with proper external terminations. The supported frequency range is 25MHz to 80MHz when doubler logic for APLL is enabled, and 50Mz to 160MHz when doubler logic for APLL is disabled. An available LOS monitor detects the loss of signal on crystal input.

### <span id="page-9-3"></span>**1.4.2 Reference Clock Input**

There is differential reference clock input that supports one differential or two single-ended CMOS logic levels without external terminations. If set to single-ended type, each of the differential inputs turn into two single-ended inputs. Internal biasing is available for AC-coupled applications. The two clock inputs can be left floating when unused. An available LOS monitor detects the loss of signal on reference clock inputs.

### <span id="page-9-4"></span>**1.5 Input Monitors**

### <span id="page-9-5"></span>**1.5.1 DPLL Input Monitors**

There are two types of reference clock monitors. The APLL input is monitored for Loss of Signal (LOS). While the DPLL clock inputs (CLKIN, nCLKIN) each have LOS, activity, and frequency monitoring.

- The LOS monitor detects missing edges over a window of several reference clock periods. For the best accuracy, it is recommended to program the window to be equal to at least eight times that of the measuring clock period.
- The frequency monitor can be configured to measure the reference over a nominal 5ms time window in order to achieve ~1ppm granularity.
- The frequency monitor can be configured to measure the reference over a nominal 0.4s time window in order to achieve ~12ppb granularity.

### <span id="page-9-6"></span>**1.5.2 APLL Input Monitors**

The APLL input is monitored for Loss of Signal (LOS). The LOS monitor detects missing edges over a window of several reference clock periods. For the best accuracy, it is recommended to program the window to be equal to at least eight times that of the measuring clock period.

### <span id="page-9-7"></span>**1.6 APLL**

Each of the two APLLs, APLL0 and APLL1, is a fractional LC-VCO based PLL with an operating range from 9.7GHz to 10.7GHz. The crystal or oscillator input clock is used to drive each of the APLLs, and can be frequency doubled for increased performance. The APLLs are temperature compensated for the utmost

frequency stability. The high-frequency clock output from each of the APLL is provided to each of the four output dividers that feed into two pairs of four outputs each (OUT0-0/1, OUT1-0/1, OUT2-0/1, OUT3-0/1).

### <span id="page-10-0"></span>**1.6.1 APLL Feedback Divider**

Each of the APLL Feedback dividers consists of two parts. The Multi-Modulus Divider (MMD) performs the actual division of the VCO frequency down to the nominal frequency needed to match the PFD input reference frequency (from frequency doubler). The MMD contains a number of integer divide ratios that are switched between under control of the Sigma-Delta Modulator (SDM) block. This allows a fractional divide ratio to be achieved while also providing noise shaping to minimize the spurs that switching would otherwise cause. The fractional portion of the divide ratio is a 27-bit integer representing the numerator of an M/N fraction. The denominator is fixed at  $2^{27}$ . It is recommended that fractions close to 0, 1, or 1/2 be avoided for best phase noise performance.

### <span id="page-10-1"></span>**1.6.2 APLL Lock Detector**

The APLL lock detector is available for each APLL and each indicates whether the APLL is locked to a functioning crystal or reference input by monitoring the phase errors. Lock status is available on the LOCK-x or in the register map.

### <span id="page-10-2"></span>**1.6.3 Direct DCO Control**

When each of the APLLs is in Synthesizer mode, a frequency offset can be programmed. The frequency adjustment's LSB resolution is  $2^{-40}$ , which translates to approximately 0.91ppt.

### <span id="page-10-3"></span>**1.7 DPLL**

To operate in Jitter Attenuator or Synchronizer mode, the APLL0 is used as a DCO and forms a fractional-N DPLL architecture that is locked to the chosen reference clock input. The fractional portion of the divide ratio is a 27-bit integer representing the numerator of an M/N fraction. The denominator is fixed at  $2^{27}$ . It is recommended that fractions close to 0, 1, or 1/2 be avoided for best phase noise performance.

### <span id="page-10-4"></span>**1.8 DPLL Reference Selection**

The DPLL can lock to either the differential or one of the two single-ended input clocks. The reference selection can be either automatic or manual and when enabled, hitless switching results in negligible (< 100ps) output clock initial phase hit during reference switching or the DPLL exiting from holdover.

### <span id="page-10-5"></span>**1.8.1 Manual Reference Selection**

In manual mode, the selection is set in the register map.

### <span id="page-10-6"></span>**1.8.2 Automatic Reference Selection**

In automatic mode, the selection is based on clock quality statuses and priorities. The quality statuses are from clock monitors. If two clock inputs are programmed to the same priority, the one with lower index number takes precedence.

The automatic reference selection can either be revertive or non-revertive. In revertive mode, the reference clock that is qualified and of the highest priority is always selected. If a reference clock of higher priority than the currently selected one becomes qualified, the DPLL will switch to that reference clock. If a reference clock of equal or lower priority than the currently selected one becomes qualified, the DPLL will keep the current reference clock. In non-revertive mode, if there is a higher priority reference clock is coming back (from disqualified to qualified), the current selected reference clock remains selected unless it gets disqualified.

### <span id="page-10-7"></span>**1.8.3 Hitless Reference Switching**

If hitless switching is enabled, the output clock initial phase hit will be minimized (< 200ps) during reference switching or the DPLL exiting from holdover, while the input clock and output clock may no longer be aligned. If



hitless switching is disabled, the output clock phase change slope is determined by DPLL loop characteristics and phase slope limit.

Minimal initial phase hit of < 200ps can only be met during reference switching when the reference clocks are of same fractional frequency offset. If they are of different fractional frequency offset (up to 244ppm), the output clock phase will track to the new reference clock.

### <span id="page-11-0"></span>**1.9 DPLL Operating Modes**

The DPLL can operate in six different states: Free-run, Acquire, Normal, Holdover, Hitless-switch, and Writefrequency. The state transitions can be either manual or automatic.

### <span id="page-11-1"></span>**1.9.1 Free-run**

During power-on reset or VCO calibration or in synthesizer mode, the DPLL is in the free-run state. In this state, no reference clock is used and the output clocks track the APLL reference clock.

### <span id="page-11-2"></span>**1.9.2 Acquire**

When there is at least one qualified reference, the DPLL tracks the selected qualified reference at the acquisition bandwidth and damping factor settings. If the reference clock is disqualified and no other qualified reference clock is available, the DPLL transitions to either the free-run state or the holdover state. When lock-detector detects a lock, DPLL transitions to the normal state.

### <span id="page-11-3"></span>**1.9.3 Normal**

In the normal state, the DPLL tracks the selected reference clock with the normal locking bandwidth and damping factor settings.

If the selected reference clock is disqualified, state machine goes to either the holdover or the free-run state. At a reference switch, the state machine goes via the Holdover state to the Hitless Switch state or the Acquire state.

#### <span id="page-11-4"></span>**1.9.4 Holdover**

In the holdover state, the DPLL output frequency is held at the instantaneous value or a value that is low-pass filtered and/or restored from the holdover history registers.

#### <span id="page-11-5"></span>**1.9.5 Hitless Switch**

At a hitless reference switch or a hitless transition from the holdover state, the DPLL's TDC measures the phase offset between the (newly) selected reference clock and the feedback clock, both of which are averaged. This offset is stored in an internal phase offset register. As a result, the output clocks experience a minimal phase transient due to the reference switch or coming out of holdover. After the hitless switch procedure finishes, the state machine transitions to the Acquire state unless the reference clock fails.

### <span id="page-11-6"></span>**1.9.6 Write Frequency**

In the write-frequency mode the DPLL tracks an external stable oscillator like TCXO or OCXO. The DPLL feedback divider is controlled via I2C or SPI to operate the DPLL in DCO mode.

### <span id="page-11-7"></span>**1.9.7 Manual Mode**

The DPLL operation can be forced to the free-run, holdover, and write-frequency states.

### <span id="page-11-8"></span>**1.10 DPLL Lock Detector**

The DPLL lock detector declares lock when the phase from the phase detector remains within a programmable range for a programmable time interval both of which are set in the register map. This indicates that the DPLL is locked to the reference clock input. When the phase output from the phase detector is below the lock threshold for half of the programmed lock interval, the internal lock signal is asserted and the normal loop filter bandwidth and damping applied to the DPLL's loop filter instead of the acquire filter settings.



### <span id="page-12-0"></span>**1.11 Output Dividers**

The RC32508A provides eight integer output dividers (IOD), and each of the two APLLs feeds into four output dividers.

### <span id="page-12-1"></span>**1.11.1 Integer Output Dividers**

All eight IODs are identical and first four IODs derive the input clock from APLL0, and second four IODs derive the input clock from APLL1. Each IOD provides output frequencies from 1MHz to 1GHz. Changing IOD values results in an immediate change to the new frequency. Glitchless squelch and release of the IOD clock is supported.

### <span id="page-12-2"></span>**1.12 Clock Outputs**

The RC32508A supports up to 8 differential or 16 single-ended clock outputs or any combination of differential and single-ended clock outputs. Each differential clock output can be programmed as two single-ended clock outputs.

### <span id="page-12-3"></span>**1.12.1 Output Buffer in Single-Ended Mode**

When used as a single-ended output buffer, two copies of the same output clock are created with LVCMOS output levels. Each clock will have the same frequency, phase, voltage, and current characteristics.

### <span id="page-12-4"></span>**1.12.2 Output Buffer in Differential Mode**

When used as a differential output buffer, the user can control the output voltage swing ( $V_{OVS}$ ) and common mode voltage ( $V_{CMR}$ ) of the buffer that can be DC-coupled to HCSL input interface and AC-coupled to LVDS, LVPECL, or CML input interfaces.

### <span id="page-12-5"></span>**1.12.3 Output Enable Control**

During the power-up sequence, the clock output drivers are powered down (OUTx-0/1 and nOUTx-0/1 are tristated) until the power supplies have stabilized. Then the output drivers are powered up in the default disabled state (OUTx-0/1 and nOUTx-0/1 are both held low).

After the OTP configuration load completes, the clock output drivers can be held disabled until the APLL and/or DPLL locks:

- Clock output drivers are disabled until APLL lock asserts
- Clock output drivers are disabled until DPLL lock asserts
- Clock output drivers are enabled immediately

After startup, the clock output drivers are then user-controllable using output enable control.

### <span id="page-12-6"></span>**1.13 OTP**

The RC32508A supports four user-definable, non-volatile start-up configurations stored in an internal OTP (onetime programmable) memory that covers the blocks related to DPLL, APLL0, four output dividers feeding OUT0-0, OUT1-0, OUT2-0, OUT3-0. An additional four user-definable non-volatile start-up configurations stored in an internal OTP memory that covers the blocks related to APLL1, four output dividers feeding OUT0-1, OUT1-1, OUT2-1, OUT3-1. Each configuration can store values for all write-able configuration registers. The configuration for DPLL, APLL0 and the four outputs fed by APLL0 is selected by the values of LOCK-0, OE\_nCS-0, and latched at power-up. The configuration for APLL1 and the four outputs fed by APLL1 is selected by the values of LOCK-1, OE nCS-1 and latched at power-up. The serial interfaces are inactive until all register values specified in the selected configuration are written. The OTP contents can be locked to prevent further programming. The RC32508A supports OTP read with a  $V_{DDD0/1}$  supply voltage of 1.8V.



## <span id="page-13-0"></span>**2. Pin Assignments**



**Figure 7. Pin Assignments**

## <span id="page-13-2"></span><span id="page-13-1"></span>**3. Pin Descriptions**

<span id="page-13-4"></span>**Table 1. Pin Descriptions**

<span id="page-13-3"></span>

| <b>Number</b> | <b>Name</b>         | <b>Type</b> |  | <b>Description</b>                                                                                                                                                                                 |
|---------------|---------------------|-------------|--|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | XIN/REF-0           |             |  | Crystal Input for APLL0.<br>The interface can be overdriven with an oscillator input. If CLKIN and<br>nCLKIN are used as the reference input to APLL0 then this pin should be<br>left unconnected. |
| 2             | XOUT-0              | Ω           |  | Crystal Output for APLL0. This pin should be connected to a crystal.<br>If an oscillator is connected to XIN/REF-0 then this pin must be left<br>unconnected.                                      |
| 3             | V <sub>DDXQ-0</sub> | Power       |  | Oscillator supply for APLLO. This pin should be connected to 1.8V supply<br>rail. XIN/REF-0 and XOUT-0 are referenced to this voltage supply.                                                      |
| 4             | <b>NC</b>           | <b>NA</b>   |  | No connect.                                                                                                                                                                                        |
| 5             | XIN/REF-1           |             |  | Crystal Input for APLL1. The interface can be overdriven with an oscillator<br>input. If CLKIN and nCLKIN are used as the reference input to APLL1<br>then this pin should be left unconnected.    |
| 6             | XOUT-1              | Ω           |  | Crystal Output for APLL1. This pin should be connected to a crystal.<br>If an oscillator is connected to XIN/REF-1 then this pin must be left<br>unconnected.                                      |





#### **Table 1. Pin Descriptions (Cont.)**









٦



#### **Table 1. Pin Descriptions (Cont.)**

#### <span id="page-16-1"></span>**Table 2. Pin Characteristics**

<span id="page-16-0"></span>

## <span id="page-17-0"></span>**4. Specifications**

### <span id="page-17-1"></span>**4.1 Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the RC32508A at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions can affect device reliability.

<span id="page-17-3"></span>

| Symbol                   | <b>Parameter</b>                  | <b>Test Condition</b>                                                                                                                                                                                      | <b>Minimum</b>           | <b>Maximum</b> | <b>Unit</b> |
|--------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|-------------|
| V <sub>DD33</sub>        | 3.3V power supplies               | $V_{\text{DDD-0}}$ , $V_{\text{DDD-1}}$                                                                                                                                                                    | $-0.5$                   | 3.63           | $\vee$      |
| $V_{DD18}$               | 1.8V power supplies               | VDDREF, VDDXO-0, VDDXO-1, VDDA-0,<br>$V_{DDA-1}$ , $V_{DDO3-0}$ , $V_{DDO3-1}$ , $V_{DDO2-0}$ ,<br>V <sub>DDO2-1</sub> , V <sub>DDO1-0</sub> , V <sub>DDO1-1</sub> , V <sub>DDO0-0</sub> ,<br>$V_{DDOO-1}$ | $-0.5$                   | 1.98           | $\vee$      |
| $V_{IN}$                 |                                   | CLKIN, nCLKIN                                                                                                                                                                                              | 0                        | 1.98           | $\vee$      |
|                          | Voltage on any input              | XIN/REF-0, XIN/REF-1 [1]                                                                                                                                                                                   | 0                        | 2.75           | $\vee$      |
|                          |                                   | All other inputs                                                                                                                                                                                           | $-0.5$                   | 3.63           | $\vee$      |
| $I_{IN}$                 | <b>Differential Input Current</b> | CLKIN, nCLKIN                                                                                                                                                                                              | $\overline{\phantom{a}}$ | ±50            | mA          |
| $I_{\rm O}$              | Output Current - Continuous       | OUT0-0/1-0/2-0/3-0,<br>OUT0-1/1-1/2-1/3-1                                                                                                                                                                  |                          | 30             | mA          |
|                          |                                   | LOCK-0, LOCK-1, SDA SDIO                                                                                                                                                                                   |                          | 25             | mA          |
|                          | Output Current - Surge            | OUT0-0/1-0/2-0/3-0,<br>OUT0-1/1-1/2-1/3-1                                                                                                                                                                  |                          | 60             | mA          |
|                          |                                   | LOCK-0, LOCK-1, SDA SDIO                                                                                                                                                                                   | $\overline{\phantom{0}}$ | 50             | mA          |
| $T_{JMAX}$               | Maximum Junction Temperature      |                                                                                                                                                                                                            | $\overline{\phantom{a}}$ | 150            | $^{\circ}C$ |
| $T_S$                    | Storage temperature               |                                                                                                                                                                                                            | -65                      | 150            | $^{\circ}C$ |
| $\overline{\phantom{a}}$ | ESD - Human Body Model            |                                                                                                                                                                                                            | $\overline{\phantom{a}}$ | 2000           | $\vee$      |
|                          | ESD - Charged Device Model        |                                                                                                                                                                                                            |                          | 500            | $\vee$      |

**Table 3. Absolute Maximum Ratings**

1. This limit only applies to the XIN/REF-0 and XIN/REF-1 inputs when being overdriven by an external signal. No limit is implied when this is connected directly to a crystal.

## <span id="page-17-2"></span>**4.2 Recommended Operating Conditions**

#### **Table 4. Recommended Operating Conditions [1][2]**

<span id="page-17-4"></span>



#### **Table 4. Recommended Operating Conditions [1][2] (Cont.)**

1. It is the user's responsibility to ensure that device junction temperature remains below the maximum allowed.

2. All conditions in this table must be met to ensure device functionality.

3. Supports 1.8V ±5% or 3.3V ±5% operation, not a continuous range.

4. V<sub>DDOx</sub> represents any of V<sub>DDO3-0</sub>, V<sub>DDO3-1</sub>, V<sub>DDO2-0</sub>, V<sub>DDO2-1</sub>, V<sub>DDO1-0</sub>, V<sub>DDO0-0</sub>, V<sub>DDO0-1</sub>.

5. Currents for the outputs are shown in [Table](#page-22-1) 11 as appropriate for the mode the individual output is operating in.

6. This implies all supply rails must reach their minimum voltage within maximum  $T_{PI}$ .

### <span id="page-18-0"></span>**4.3 Reference Clock Phase Jitter and Phase Noise**

#### **Table 5. Output Phase Jitter Characteristics [1][2]**

<span id="page-18-1"></span>

1.  $V_{DDXO-0}$ ,  $V_{DDXO-1} = V_{DDA-0}$ ,  $V_{DDA-1} = V_{DDOx-0}$ ,  $V_{DDOx-0} = 1.8V \pm 5\%$ ,  $\overline{GND} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C.

2. Electrical parameters are ensured over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device meets specifications after thermal equilibrium has been reached under these conditions.

3. APLL0 at 10.625GHz to allow for outputting common ETH/FC frequencies.



- 4. Characterized using a Rohde and Schwarz SMA100A driving the CLKIN.
- 5. Characterized using a Rohde and Schwarz SMA100A overdriving the XTAL Interface.
- 6. Characterized using a Rohde and Schwarz SMA100A driving the CLKIN.

### <span id="page-19-0"></span>**4.4 AC Electrical Characteristics**

#### **Table 6. Input Frequency Characteristics [1]**

<span id="page-19-1"></span>

1.  $V_{DDXO-0}$ ,  $V_{DDXO-1}$  = 1.8V ±5%, GND = 0V, T<sub>A</sub> = -40<sup>°</sup>C to 85<sup>°</sup>C

2. For crystal characteristics, see [Table](#page-19-2) 7.

3. For proper device operation, the input frequency must be divided down to  $f_{TDC}$  or less (see [Table](#page-19-3) 8).

#### **Table 7. Crystal Characteristics [1]**

<span id="page-19-2"></span>

1.  $V_{DDXO-0}$ ,  $V_{DDXO-1} = 1.8V \pm 5\%$ , GND = 0V,  $T_A = -40^{\circ}C$  to 85°C.

2. Measured ESR is always more than  $2 \times 80\Omega$ .

#### **Table 8. PLL Characteristics [1][2]**

<span id="page-19-3"></span>





#### **Table 8. PLL Characteristics [1][2] (Cont.)**

1.  $V_{DDXO-0}$ ,  $V_{DDXO-1} = V_{DDD-0}$ ,  $V_{DDD-1} = V_{DDA-0}$ ,  $V_{DDA-1} = V_{DDOX-0}$ ,  $V_{DDOX-1} = 1.8 \text{V} \pm 5\%$ , GND = 0V,  $T_A = -40^{\circ}\text{C}$  to 85°C.

2. Electrical parameters are ensured over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device meets specifications after thermal equilibrium has been reached under these conditions.

3. Measured from when all power supplies have reached > 80% of nominal voltage to the first stable clock edge on the output. A stable clock is defined as one generated from a locked analog or digital PLL (as appropriate for the configuration listed) with no further perturbations in frequency expected.

<span id="page-20-0"></span>

#### **Table 9. Output Frequency Characteristics [1][2]**





#### **Table 9. Output Frequency Characteristics [1][2] (Cont.)**

1.  $V_{DDXO-0}$ ,  $V_{DDXO-1} = V_{DDD-0}$ ,  $V_{DDD-1} = V_{DDA-0}$ ,  $V_{DDA-1} = V_{DDOX-0}$ ,  $V_{DDOX-1} = 1.8V \pm 5$ %, GND = 0V,  $T_A = -40^{\circ}$ C to 85<sup>o</sup>C.

2. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device meets specifications after thermal equilibrium has been reached under these conditions.

- 3. Defined as the time between the rising edges of two outputs of the same frequency, configuration, loading, and supply voltage.
- 4. This parameter is defined in accordance with JEDEC Standard 65.
- <span id="page-21-1"></span>5. Measured at the differential cross points.
- 6. Measured at  $V_{DDOx-0/1}$  / 2.
- 7. This parameter is measured across the full operating temperature range and the difference between the slowest and fastest numbers is the variation.
- 8. Defined as the time between the output rising edge and the input rising edge that caused it.
- 9. ClkIn was from Rhode and Schwarz SMA 100B Signal Generator.
- 10. Defined as the time between the output rising edge and the input rising edge that caused it.
- 11. ClkIn was from Rhode and Schwarz SMA 100B Signal Generator.
- 12. Measured with outputs terminated with 50Ω to GND.
- 13. Measured with outputs terminated with 50Ω to V<sub>DDOx</sub> / 2.

#### **Table 10. Power Supply Noise Rejection [1][2]**

<span id="page-21-0"></span>

1.  $V_{DDXO-0}$ ,  $V_{DDXO-1} = V_{DDD-0}$ ,  $V_{DDD-1} = V_{DDA-0}$ ,  $V_{DDA-1} = V_{DDOX-0}$ ,  $V_{DDOX-1} = 1.8V \pm 5$ %, GND = 0V,  $T_A = -40^{\circ}$ C to 85<sup>°</sup>C.

2. Electrical parameters are ensured over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500lfpm. The device meets specifications after thermal equilibrium has been reached under these conditions.

3. 50mV peak-to-peak sine-wave noise signal injected on indicated power supply pin(s).

4. Noise spur amplitude measured relative to 156.25MHz carrier.

5. Excluding  $V_{DDOx}$  of the output being measured.



### <span id="page-22-0"></span>**4.5 DC Electrical Characteristics**

**Table 11. Power Supply DC Characteristics – Supply Current [1][2][3]**

<span id="page-22-1"></span>

1. Output current consumption is not affected by any of the core device power supply voltage levels.

2. Internal dynamic switching current at maximum  $f_{\text{OUT}}$  is included.

- 3. GND = 0V,  $T_A = -40^{\circ}$ C to 85°C.
- 4. Voltage of the input signal must be appropriate for the V<sub>DDREF</sub> voltage supply level when using a DC-coupled connection.
- 5.  $I_{DDOx-0/1}$  denotes the current consumed by each  $V_{DDOx-0/1}$  supply.
- 6.  $V_{DDOx-0/1} = 1.89V$ .
- 7. Measured with outputs unloaded.

<span id="page-23-0"></span>

#### **Table 12. LVCMOS Status and Control Signal DC Characteristics [1][2]**

1. 3.3V characteristics in accordance with JESD8C-01, 1.8V characteristics in accordance with JESD8-7A.

2. GND = 0V,  $T_A = -40^{\circ}$ C to 85°C.





**Figure 8. I 2C Slave Timing Diagram**



<span id="page-24-1"></span><span id="page-24-0"></span>

1. All values referred to  $V_{\text{IH}}$  (minimum) and  $V_{\text{IL}}$  (maximum) levels (see [Table](#page-23-0) 12).

2. t<sub>HD:DAT</sub> is the data hold time that is measured from the falling edge of SCL, and applies to data in transmission and the acknowledge.

<span id="page-24-2"></span>3. A device must internally provide a hold time of at least 300ns for the SDA signal (with respect to the V<sub>IH</sub> (min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

<span id="page-24-3"></span>4. The maximum t<sub>HD:DAT</sub> could be 3.45µs and 0.9µs for Standard mode and Fast mode, but must be less than the maximum of t<sub>VD:DAT</sub> or  $t_{VD:ACK}$  by a transition time. This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.

5. A Fast mode I<sup>2</sup>C-bus device can be used in a Standard mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> 250ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r</sub>(max) + t<sub>SU:DAT</sub> = 1000 + 250 = 1250ns (according to the Standard mode I2C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



<span id="page-25-1"></span>

#### **Table 14. I 2C Bus Characteristics**

1. A device must internally provide a hold time of at least 300ns for the SDA signal (with respect to the V<sub>IH</sub> (minimum) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

2. If mixed with Hs-mode devices, faster fall times are allowed.

3. The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250ns, allowing series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified  $\mathfrak{t}_{\mathsf{f}}$ .

<span id="page-25-2"></span>4. In Fast Mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.

5. Necessary to be backwards compatible to Fast mode.



spi\_clk\_sel = 1

<span id="page-25-0"></span>





<span id="page-26-0"></span>

#### **Table 15. SPI Slave Timing**

1. Adding the extra half period of delay is a register programming option to emulate read data being clocked out on the opposite edge of the SCLK to the write data.

2. This is the time until the RC32508A releases the signal. Rise time to any specific voltage is dependent on pull-up resistor strength and PCB trace loading.

<span id="page-26-1"></span>

#### **Table 16. Differential Clock Input DC Characteristics [1]**

1.  $V_{\text{DDREF}} = 1.8V \pm 5\%$ , GND = 0V, T<sub>A</sub> = -40°C to 85°C.

<span id="page-26-2"></span>2. V<sup>IL</sup> should not be less than -0.3V.

3.  $V_{PP}$  is the single-ended amplitude of the input signal. The differential specification is  $2^{\star}V_{PP}$ .

<span id="page-26-3"></span>4.  $V_{DDREF}$  = 1.8V ±5%. Voltage of the input signal must be appropriate for the  $V_{DDREF}$  voltage supply level when using a DC-coupled connection.

5. Common-mode voltage is defined as the cross-point.

6. Voltage of the input signal must be appropriate for the V<sub>DDREF</sub> voltage supply level when using a DC-coupled connection. For example, when supplying an LVDS input signal that is referenced to a 2.5V supply at its source, the V<sub>DDRFF</sub> supply must also be 2.5V nominal voltage.



<span id="page-27-0"></span>

| Symbol   | <b>Parameter</b>      | <b>Test Condition</b>               | <b>Minimum</b>               | <b>Typical</b>           | <b>Maximum</b>                 | Unit |
|----------|-----------------------|-------------------------------------|------------------------------|--------------------------|--------------------------------|------|
| $V_{IH}$ | Input High<br>Voltage | $V_{DDREF}$ = 1.8V ±5%              | $0.65 \times \rm{V}_{DDREF}$ | $\overline{\phantom{a}}$ | $V_{\text{DDREF}} + 0.3$       | V    |
| $V_{IL}$ | Input Low<br>Voltage  | $V_{DDREF}$ = 1.8V ±5%              | $-0.3$                       | $\overline{\phantom{0}}$ | $0.35 \times V_{\text{DDREF}}$ | V    |
| ЧH       | Input High<br>Current | $VIN = V_{DDREF} = V_{DDREF}$ (max) | $\overline{\phantom{0}}$     | $\overline{\phantom{0}}$ | 150                            | μA   |
| ŀμ       | Input Low<br>Current  | $V_{IN} = 0V$                       | $-150$                       | $\overline{\phantom{0}}$ | ٠                              | μA   |

**Table 17. LVCMOS Clock Input DC Characteristics [1][2][3]**

1. 1.8V characteristics in accordance with JESD8-7A.

2. GND = 0V,  $T_A = -40^{\circ}$ C to 85°C.

3. Input specifications see both CLKIN and nCLKIN.

#### **Table 18. Differential Clock Output DC Characteristics [1][2][3]**

<span id="page-27-1"></span>





#### **Table 18. Differential Clock Output DC Characteristics [1][2][3] (Cont.)**

1.  $V_{DDOx-0}$ ,  $V_{DDOx-1}$  = 1.8V ±5%, GND = 0V, T<sub>A</sub> = -40°C to 85°C.

2. Terminated with 100Ω across OUTx-0/1 and nOUTx-0/1.

3. OUTx-0/1 refers to any of the output pairs OUT3-0, OUT3-1, OUT2-0, OUT2-1, OUT1-0, OUT1-1, OUT0-0, OUT0-1.

- 4. Measurement taken from single-ended waveform.
- 5. Defined as the minimum instantaneous voltage including undershoot.
- 6. Defined as the maximum instantaneous voltage including overshoot.
- 7. Terminated with 50Ω to GND on each of OUTx-0/1 and nOUTx-0/1.
- 8. Defined as the total variation of all crossing voltages of rising OUTx-0/1 and falling nOUTx-0/1, This is the maximum allowed variance for any particular system.

9. Measured at crossing point where the instantaneous voltage value of the rising edge of Qx equals the falling edge of nQx.

- 10. V<sub>OVS</sub> is the single-ended amplitude of the output signal. The differential specs is  $2^*V_{\text{OVS}}$ .
- 11. Terminated with 100Ω across OUTx-0/1 and nOUTx-0/1.

#### **Table 19. LVCMOS Clock Output DC Characteristics [1][2][3]**

<span id="page-28-0"></span>

1.  $V_{DDOx} = 1.8V \pm 5\%$ , GND = 0V, T<sub>A</sub> = -40°C to 85°C.

2. Applies to any of OUT3-0, OUT3-1, OUT2-0, OUT2-1, OUT1-0, OUT1-1, OUT0-0, OUT0-1.

3. Output voltages compliant with JESD8-7A, Normal Range.



## <span id="page-29-0"></span>**5. Applications Information**

### <span id="page-29-1"></span>**5.1 Recommendations for Unused Input and Output Pins**

### <span id="page-29-2"></span>**5.1.1 Inputs**

#### **5.1.1.1 CLKx / nCLKx Input**

For applications that do not require the use of the reference clock input, both CLK and nCLK should be left floating. If the CLK/nCLK input is connected but not used by the device, it is recommended that CLK and nCLK not be driven with active signals.

### **5.1.1.2 LVCMOS Control Pins**

LVCMOS control pins have internal pull-ups; additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

### <span id="page-29-3"></span>**5.1.2 Outputs**

#### **5.1.2.1 LVCMOS Outputs**

Any LVCMOS output can be left floating if unused. There should be no trace attached. The mode of the output buffer should be set to tri-stated to avoid any noise being generated.

#### **5.1.2.2 Differential Outputs**

All unused differential outputs can be left floating. Renesas recommends that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### <span id="page-29-4"></span>**5.1.3 Power Connections**

The power connections of the RC32508A can be grouped as shown if all members of the groups are using the same voltage level:

- VDDD-0/1
- $V<sub>DDA-0/1</sub>$
- $\cdot$  V<sub>DDOx-0/1</sub> (can share supplies if output frequencies are the same, otherwise keep separated to avoid spur coupling)
	- If all outputs OUTx-0/1/nOUTx-0/1 associated with any particular  $V_{DDOx-0/1}$  pin are not used, the power pin can be left floating

### <span id="page-29-5"></span>**5.2 Clock Input Interface**

The RC32508A accepts both single-ended and differential inputs. For information on input terminations, see *Quick Guide - Output Terminations (AN-953)* located on the RC32508A product page.

If you have additional questions on input types not covered in the application discussion, or if you require information about register programming sequences for changing the differential inputs to accept LVCMOS inputs levels, see *Termination - AC Coupling Clock Receivers (AN-844)* or contact Renesas technical support.



### <span id="page-30-0"></span>**5.3 Overdriving the XTAL Interface**

The XIN/REF-0/1 input can be overdriven by an LVCMOS driver or by one side of a differential driver through an AC coupling capacitor. The XIN/REF-0/1 input is internally biased at 1V. The XOUT-0/1 pin can be left floating. The amplitude of the input signal should be between 500mV and 1.8V and the slew rate should not be less than 0.2V/ns. For 1.8V LVCMOS, inputs can be DC-coupled into the device as shown in [Figure](#page-30-1) 10. For 3.3V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise.



**Figure 10. 1.8V LVCMOS Driver to XTAL Input Interface**

<span id="page-30-1"></span>[Figure](#page-30-2) 11 shows an example of the interface diagram for a high-speed 3.3V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50Ω applications, R1 and R2 can be 100Ω. This can also be accomplished by removing R1 and changing R2 to 50Ω. The values of the resistors can be increased to reduce the loading for a slower and weaker LVCMOS driver.



**Figure 11. LVCMOS Driver to XTAL Input Interface**

<span id="page-30-2"></span>[Figure](#page-31-3) 12 shows an example of the interface diagram for an LVPECL driver. This is a standard LVPECL termination with one side of the driver feeding the XTAL\_IN input. It is recommended that all components in the schematics be placed in the layout. Though some components may not be used, they can be used for debugging purposes. The datasheet specifications are characterized and guaranteed by using a quartz crystal as the input.





**Figure 12. LVPECL Driver to XTAL Input Interface**

### <span id="page-31-3"></span><span id="page-31-0"></span>**5.4 Wiring the Differential Input to Accept Single-Ended Levels**

For information, see the *Differential Input to Accept Single-ended Levels Application Note (AN-836)*.

### <span id="page-31-1"></span>**5.5 Differential Output Termination**

For all types of differential protocols, the same termination schemes are recommended (see [Figure](#page-31-4) 13). These schemes are the same as normally used for an LVDS output type.

The recommended value for the termination impedance ( $Z_T$ ) is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the differential impedance  $(Z_{Diff})$  of your transmission line. A typical point-to-point LVDS design uses a 100Ω parallel resistor at the receiver and a 100Ω differential transmission-line environment. To avoid any transmission-line reflection issues, the components should be surface-mounted and must be placed as close to the receiver as possible.



**Figure 13. AC Coupled LVDS Termination**

<span id="page-31-4"></span>For alternate termination schemes, see "LVDS Termination" in *Quick Guide - Output Terminations (AN-953)* located on the device product page, or contact Renesas for support.

### <span id="page-31-2"></span>**5.6 Power Considerations**

For power and current consumption calculations, refer to Renesas' Timing Commander tool.



## <span id="page-32-0"></span>**6. Thermal Information**

### <span id="page-32-1"></span>**6.1 VFQFPN ePad Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in [Figure](#page-32-3) 14*.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed.

Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package, Amkor Technology.



**Figure 14. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (Drawing not to Scale)**

### <span id="page-32-4"></span><span id="page-32-3"></span><span id="page-32-2"></span>**6.2 Thermal Characteristics**

#### **Table 20. Thermal Characteristics**



<span id="page-32-5"></span>1. Multi-Layer PCB with two ground and two voltage planes.

2. Assumes ePad is connected to a ground plane using a grid of 9x9 thermal vias.

## <span id="page-33-0"></span>**7. Package Outline Drawings**

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see package links in [Ordering Information\)](#page-33-2). The package information is the most current data available and is subject to change without revision of this document.

## <span id="page-33-1"></span>**8. Marking Diagram**



- Lines 2 and 3 are the part number
- $\blacksquare$  Line 4:
	- "#" denotes the stepping number.
	- "YYWW" denotes the last two digits of the year and the work week the part was assembled.
	- "\$" indicates the mark code.

## <span id="page-33-2"></span>**9. Ordering Information**



1. Replace "ddd" with the desired pre-programmed configuration code provided by Renesas in response to a custom configuration request or use "000" for unprogrammed parts.

## <span id="page-33-3"></span>**10. Revision History**





# RENESAS

### **Package Outline Drawing**

Package Code: NLG48P1 48-VFQFPN 7.0 x 7.0 x 0.85 mm Body, 0.5mm Pitch PSC-4203-01, Revision: 03, Date Created: Apr 3, 2024



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.