

#### **General Description**

The SLG59H1405V is designed for 5V/12V manual switchover Power MUX applications. The part comes with one 3 A and one 1.25 A rated load switches that are well suited for a variety of systems having multiple power sources. The device allows manually select and seamlessly transition between available inputs as well as provide different kind of protection features.

#### **Features**

- 5V / 3A and 12V / 1.25A load switches with common output
- Wide Operating Input Voltage Range:
  - V<sub>IN1</sub>: 4 V to 5.5 V
- V<sub>IN2</sub>: 4 V to 13.2 V
  Low Typical RDS<sub>ON</sub>:
  - 40 mΩ for Channel 1
  - 67 mΩ for Channel 2
- Individual Channel Enable Control
- Input Under-Voltage Lockout
- Input Over-Voltage Protection
- Channel 1 True Reverse-Current Blocking
- Over-temperature Protection
- Resistor-Adjustable Active Current Limit Protection for each channel
- Internal Short-Circuit Current Limit
- · Open Drain Fault FLAG Output
- Output Discharge when off and during switchover
- Robust ESD Capability
  - · 2 kV HBM and 1 kV CDM
  - · 8 kV Air Discharge and 4 kV Contact Discharge under IEC 61000-4-2
- 2 mm x 2.5 mm, 0.5 mm pitch, 12L FC-QFN
  - Pb-Free / Halogen-Free / RoHS Compliant

#### **Pin Configuration**



12-pin FC-QFN (Bottom View)

#### **Block Diagram**





#### **Pin Description**

| Pin# | Pin Name | Туре   | Pin Description                                                                                                                                                                                                                                                                                                            |
|------|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8 | VBUS     | Output | Output terminal. Capacitors at VBUS should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                                           |
| 2    | VIN2     | Power  | Input terminal of Channel 2. Capacitors at VIN2 should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                               |
| 3    | FLAG     | Output | An open-drain output, FLAG is asserted LOW when a $V_{IN[1,2]}$ overvoltage, undervoltage, current-limit, or an over-temperature condition is detected. Connect a 100 k $\Omega$ external resistor from the FLAG pin to a local system logic supply. Connect to GND if not used.                                           |
| 4    | NC       | Input  | No Connect.                                                                                                                                                                                                                                                                                                                |
| 5    | EN2      | Input  | EN2 turns on Channel 2 and is a low logic-level CMOS input with EN2_V $_{IL}$ < 0.5 V and EN2_V $_{IH}$ > 1.5 V. While there is an internal pull-down circuit to GND (~1 M $\Omega$ ), connect this pin directly to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. |
| 6    | EN1      | Input  | EN1 turns on Channel 1 and is a low logic-level CMOS input with EN1_V $_{IL}$ < 0.5 V and EN1_V $_{IH}$ > 1.5 V. While there is an internal pull-down circuit to GND (~1 M $\Omega$ ), connect this pin directly to a general-purpose output (GPO) of a microcontroller, an application processor, or a system controller. |
| 7    | VIN1     | Power  | Input terminal of Channel 1. Capacitors at VIN1 should be rated at a voltage higher than maximum input voltage ever present.                                                                                                                                                                                               |
| 9    | NC       | Input  | No Connect.                                                                                                                                                                                                                                                                                                                |
| 10   | ILIM1    | Output | A 1%-tolerance, metal-film resistor sets the active current limit for Channel 1. A 20 k $\Omega$ resistor sets the active current limit to 4.08 A                                                                                                                                                                          |
| 11   | ILIM2    | Output | A 1%-tolerance, metal-film resistor sets the active current limit for Channel 2. A 20 k $\Omega$ resistor sets the active current limit to 1.9 A                                                                                                                                                                           |
| 12   | GND      | GND    | Ground connection. Connect this pin to system analog or power ground plane.                                                                                                                                                                                                                                                |

## **Ordering Information**

| Part Number   | Туре                       | Production Flow             |
|---------------|----------------------------|-----------------------------|
| SLG59H1405V   | FC-QFN 12L                 | Industrial, -20 °C to 85 °C |
| SLG59H1405VTR | FC-QFN 12L (Tape and Reel) | Industrial, -20 °C to 85 °C |



#### **Absolute Maximum Ratings**

| Parameter                                                      | Description                            | Conditions                                                      | Min. | Тур. | Max. | Unit |
|----------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| V <sub>IN1</sub>                                               | Maximum Input Voltage for Channel 1    |                                                                 | -0.3 | -    | 6.5  | V    |
| V <sub>IN2</sub>                                               | Maximum Input Voltage for Channel 2    |                                                                 | -0.3 |      | 18   | V    |
| V <sub>BUS</sub>                                               | Maximum Output Voltage                 |                                                                 | -0.3 |      | 18   | V    |
| V <sub>EN1</sub> , V <sub>EN2</sub>                            | Maximum Control Input Pin<br>Voltage   |                                                                 | -0.3 |      | 6    | V    |
| V <sub>ILIM1</sub> , V <sub>ILIM2</sub> ,<br>V <sub>FLAG</sub> | Maximum Control Output Pin<br>Voltage  |                                                                 | -0.3 |      | 6    | V    |
| T <sub>S</sub>                                                 | Storage Temperature                    |                                                                 | -65  |      | 150  | °C   |
| ESD <sub>HBM</sub>                                             | ESD Protection                         | Human Body Model                                                | 2000 |      |      | V    |
| ESD <sub>CDM</sub>                                             | ESD Protection                         | Charged Device Model                                            | 1000 |      |      | V    |
| ESD                                                            | IEC61000-4-2 System Level ESD          | Air Gap (VBUS to GND)                                           | 8    |      |      | kV   |
| ESD <sub>SYS</sub>                                             | System Level ESD                       | Contact (VBUS to GND)                                           | 4    |      |      | kV   |
| Channel 1 I <sub>PEAK</sub>                                    | Maximum Peak Current from VIN1 to VBUS | For no more than 10 continuous seconds out of every 100 seconds | 1    |      | 4.5  | Α    |
| Channel 2 I <sub>PEAK</sub>                                    | Maximum Peak Current from VIN2 to VBUS | For no more than 10 continuous seconds out of every 100 seconds | -    |      | 2.5  | Α    |

Note: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### **Electrical Characteristics**

 $T_A$  = -20 °C to 85 °C, unless otherwise noted.

| Parameter             | Description                          | Conditions                                                                       | Min. | Тур. | Max. | Unit |
|-----------------------|--------------------------------------|----------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IN1</sub>      | Channel 1 Operating Input<br>Voltage |                                                                                  | 4    |      | 5.5  | V    |
| V <sub>IN2</sub>      | Channel 2 Operating Input Voltage    |                                                                                  | 4    | ı    | 13.2 | ٧    |
| I <sub>VIN1_OFF</sub> | Channel 1 OFF Mode Supply Current    | EN1 < EN1_V <sub>IL</sub> , EN2 < EN2_V <sub>IL</sub>                            |      | 4    | 10   | μΑ   |
| I <sub>VIN2_OFF</sub> | Channel 2 OFF Mode Supply<br>Current | EN1 < EN1_V <sub>IL</sub> , EN2 < EN2_V <sub>IL</sub>                            |      | 0.5  | 1    | μΑ   |
| L                     | Channel 1 Quiescent Supply Current   | Channel 1 is ON, Channel 2 is OFF, V <sub>BUS</sub> = V <sub>IN1</sub> , no load | I    | 290  | 400  | μΑ   |
| I <sub>VIN1_Q</sub>   | Chainer i Quiescent Supply Current   | Channel 1 is OFF, Channel 2 is ON, V <sub>BUS</sub> = V <sub>IN2</sub> , no load |      | 230  | 380  | μΑ   |
| l                     | Channel 2 Quiescent Supply Current   | Channel 1 is ON, Channel 2 is OFF, V <sub>BUS</sub> = V <sub>IN1</sub> , no load | -    | 40   | 100  | μΑ   |
| I <sub>VIN2_Q</sub>   | Charmer 2 Quiescent Supply Current   | Channel 1 is OFF, Channel 2 is ON, $V_{BUS} = V_{IN2}$ , no load                 |      | 160  | 400  | μΑ   |



#### **Electrical Characteristics (continued)**

 $T_A$  = -20 °C to 85 °C, unless otherwise noted.

| Parameter                     | Description                                                                               | Conditions                                                                                                                                                                                                                          | Min. | Тур. | Max. | Unit |
|-------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| RDS <sub>ON1</sub>            | Channel 1 ON resistance                                                                   | $T_A = 25 ^{\circ}\text{C},  V_{\text{IN1}} = 5  \text{V} \pm 10\%, \ V_{\text{IN2}} = 12  \text{V} \pm 10\%,  V_{\text{BUS}} = V_{\text{IN1}}, \ I_{\text{VBUS}} = 200  \text{mA}$                                                 |      | 40   | 44   | mΩ   |
| NDO <sub>ON1</sub>            | Onamici i Orricolatance                                                                   | $\begin{split} &T_{A} = -20 \text{ °C to } 85 \text{ °C, V}_{IN1} = 5 \text{ V} \pm 10\%, \\ &V_{IN2} = 12 \text{ V} \pm 10\%, \text{ V}_{BUS} = \text{V}_{IN1}, \\ &I_{VBUS} = 200\text{mA} \end{split}$                           |      |      | 53   | mΩ   |
| RDS <sub>ON2</sub>            | Channel 2 ON resistance                                                                   | $T_A = 25 ^{\circ}\text{C},  V_{\text{IN1}} = 5  \text{V} \pm 10\%, \ V_{\text{IN2}} = 12  \text{V} \pm 10\%,  V_{\text{BUS}} = V_{\text{IN2}}, \ I_{\text{VBUS}} = 200  \text{mA}$                                                 |      | 67   | 74   | mΩ   |
| 1 COON2                       | onamer 2 or resistance                                                                    | $\begin{split} &T_{A} = -20 \text{ °C to } 85 \text{ °C, V}_{IN1} = 5 \text{ V} \pm 10\%, \\ &V_{IN2} = 12 \text{ V} \pm 10\%, \text{ V}_{BUS} = \text{V}_{IN2}, \\ &I_{VBUS} = 200 \text{ mA} \end{split}$                         | -    |      | 88   | mΩ   |
| RDSowe of our 2               | RDS <sub>ON[1,2]</sub> Setting Time                                                       | $V_{\rm IN1}$ = 5 V, $V_{\rm IN2}$ = 12 V, From $V_{\rm BUS}$<br>Starts to Ramp up from 0 V to RDS <sub>ON1</sub><br>reaches it's nominal value                                                                                     | -    | 10   | 20   | ms   |
| 11.00 <sub>0N[1,2]_</sub> 5E1 | Tree on[1,2] county Time                                                                  | $V_{\rm IN1}$ = 5 V, $V_{\rm IN2}$ = 12 V, From $V_{\rm BUS}$ starts to Ramp Up from $V_{\rm IN1}$ to RDS <sub>ON2</sub> reaches it's nominal value                                                                                 |      | 12   | 24   | ms   |
| I <sub>VIN1_VBUS</sub>        | Current from VIN1 to VBUS                                                                 | Continuous                                                                                                                                                                                                                          |      |      | 3    | Α    |
| I <sub>VIN2_VBUS</sub>        | Current from VIN2 to VBUS                                                                 | Continuous                                                                                                                                                                                                                          |      |      | 1.25 | Α    |
|                               |                                                                                           | $V_{IN1} = 5 \text{ V}, R_{ILIM1} = 20 \text{ k}\Omega$                                                                                                                                                                             | 3.59 | 4.08 | 4.57 | Α    |
| I <sub>ACL_VIN1</sub>         | Channel 1 Active Current Limit                                                            | R <sub>ILIM1</sub> > 600 kΩ or ILIM1 pin open                                                                                                                                                                                       | -    | 0.52 | 1.0  | Α    |
| 'ACL_VIN1                     | Sharmer 1716ave Garrent Emili                                                             | $R_{ILIM1}$ < 2 k $\Omega$ or ILIM1 pin short to GND                                                                                                                                                                                |      | 0.52 | 1.0  | Α    |
|                               |                                                                                           | $V_{IN2} = 12 \text{ V}, R_{ILIM2} = 20 \text{ k}\Omega$                                                                                                                                                                            | 1.67 | 1.9  | 2.13 | Α    |
| I <sub>ACL_VIN2</sub>         | Channel 2 Active Current Limit                                                            | $R_{ILIM2}$ > 600 kΩ or ILIM2 pin open                                                                                                                                                                                              |      | 0.26 | 0.5  | Α    |
| AGE_VIIV2                     |                                                                                           | $R_{\rm ILIM2}$ < 2 k $\Omega$ or ILIM2 pin short to GND                                                                                                                                                                            | -    | 0.26 | 0.5  | Α    |
| I <sub>SCP</sub>              | VBUS Short-Circuit Protection<br>Threshold                                                | VBUS Current when Short to GND, $V_{IN1} = 5 \text{ V}, V_{IN2} = 12 \text{ V}, \\ R_{ILIM1} = R_{ILIM2} = 20 \text{ k}\Omega, T_A = 25 \text{ °C}, \\ R_{SHORT} \text{ is adjusting until SCP} \\ \text{protection is triggered.}$ |      | 8    |      | А    |
| I <sub>LIM_FOLD1</sub> 1      | Current Limit Foldback Ratio for<br>Channel 1                                             | VBUS Current Limit Reduction Ratio from $I_{ACL\_VIN1}$ after Triggering VBUS Short Circuit Protection, $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $R_{ILIM1}$ = $R_{ILIM2}$ = 20 k $\Omega$                                                | 4.6  | 6    | 7.1  |      |
| I <sub>LIM_FOLD2</sub> 1      | Current Limit Foldback Ratio for<br>Channel 2                                             | VBUS Current Limit Reduction Ratio from $I_{ACL\_VIN2}$ after Triggering VBUS Short Circuit Protection, $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $R_{ILIM1}$ = $R_{ILIM2}$ = 20 k $\Omega$                                                | 6.7  | 12   | 16.9 |      |
| T <sub>OCP_delay</sub>        | FLAG Assertion LOW Blanking Time<br>/ Switch Off Delay Under Active<br>Current Limit Mode | From Active Current Limit Start to Switch Off, $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $R_{ILIM1}$ = $R_{ILIM2}$ = 20 k $\Omega$                                                                                                         | 1.3  | 2    | 2.85 | ms   |



#### **Electrical Characteristics (continued)**

 $T_A$  = -20 °C to 85 °C, unless otherwise noted.

| Parameter                                  | Description                                                                                           | Conditions                                                                                                                                                                                                                                                                | Min. | Тур. | Max. | Unit     |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|----------|
| V <sub>2</sub> ,,, 1                       | Voltage Droop During Switchover                                                                       | $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $I_{VBUS}$ = 0 A to 0.35 A, $C_{LOAD}$ = 20 $\mu F$                                                                                                                                                                                    |      |      | 309  | mV       |
| V <sub>Droop_</sub> VIN1→VIN2 <sup>1</sup> | from V <sub>IN1</sub> to V <sub>IN2</sub>                                                             | $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $I_{VBUS}$ = 0.35 A to 1 A, $C_{LOAD}$ = 20 $\mu$ F                                                                                                                                                                                    |      | 11   | 60   | mV       |
| V <sub>Droop_VIN2→VIN1</sub> 1             | Voltage Droop During Switchover from $V_{\rm IN2}$ to $V_{\rm IN1}$                                   | $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $I_{VBUS}$ = 1.5 A, $C_{LOAD}$ = 20 $\mu F$                                                                                                                                                                                            |      | 141  | 200  | mV       |
| I <sub>VIN1_Reverse</sub> 1                | $I_{VIN1}$ Reverse Current During Switchover from $V_{IN1}$ to $V_{IN2}$                              | $V_{IN1}$ = 5 V, $V_{IN2}$ = 12 V, $I_{VBUS}$ = 0 A to 1 A, $C_{LOAD}$ = 20 $\mu$ F                                                                                                                                                                                       |      | 0.05 | 0.3  | Α        |
| V <sub>RCB1_T</sub> <sup>2</sup>           | Channel 1 Reverse Current Blocking (RCB) Detection Threshold                                          | $V_{BUS} > V_{IN1}$ , Voltage Difference between VIN1 and VBUS, $V_{IN1} = 5 \text{ V}$                                                                                                                                                                                   |      | 15   |      | mV       |
| V <sub>RCB1_R</sub> <sup>2</sup>           | Channel 1 RCB Release Voltage                                                                         | $V_{BUS}$ > $V_{IN1}$ , Voltage Difference<br>between VIN1 and VBUS, $V_{IN1}$ = 5 V                                                                                                                                                                                      |      | 0    |      | mV       |
| T <sub>RCB1_T</sub> 1                      | Channel 1 RCB Trigger Response<br>Time                                                                | $\begin{split} &V_{BUS} > V_{IN1}, \text{from} \\ &V_{BUS} > V_{IN1} + V_{RCB1\_T} \text{ to } V_{IN1} \\ &\text{Reverse Current Starts to Decrease,} \\ &V_{IN1} = 5 \text{ V, no } C_{LOAD}, \text{ no } R_{LOAD} \end{split}$                                          |      | 1    | 2    | μs       |
| T <sub>RCB1_R</sub> <sup>1</sup>           | Channel 1 RCB Release Response Time                                                                   | $\begin{split} &V_{BUS} < V_{IN1}, \text{from} \\ &V_{BUS} < V_{IN1} - V_{RCB1\_R} \text{ to} \\ &Channel 1 Turn ON, V_{IN1} = 5 \text{ V}, \\ &no C_{LOAD}, \text{ no R}_{LOAD} \end{split}$                                                                             |      | 1    | 3.5  | μs       |
| T <sub>RCB1_R</sub> <sup>2</sup>           | Channel 1 RCB Release Response<br>Time During Switchover from V <sub>IN2</sub> to<br>V <sub>IN1</sub> | From $V_{BUS} < V_{IN1} - V_{RCB1\_R}$ to Channel 1 Turn ON, $V_{IN1} = 5 \text{ V}, V_{IN2} = 12 \text{ V}, C_{VBUS} = 20 \mu\text{F}, I_{VBUS} = 1.5 \text{ A}$                                                                                                         |      | 0.7  | 2.1  | μs       |
| V <sub>IN1_UVLO</sub>                      | Channel 1 Under-Voltage Lockout Threshold                                                             | V <sub>IN1</sub> Rising                                                                                                                                                                                                                                                   | 3.6  | 3.8  | 4.0  | V        |
| V <sub>IN1_UVLO_HYS</sub>                  | Channel 1 Under-Voltage Lockout<br>Hysteresis                                                         | V <sub>IN1</sub> Falling                                                                                                                                                                                                                                                  | 0.09 | 0.2  | 0.31 | V        |
| V <sub>IN2_UVLO</sub>                      | Channel 2 Under-Voltage Lockout Threshold                                                             | V <sub>IN2</sub> Rising                                                                                                                                                                                                                                                   | 3.6  | 3.8  | 4.0  | <b>V</b> |
| V <sub>IN2_UVLO_HYS</sub>                  | Channel 2 Under-Voltage Lockout<br>Hysteresis                                                         | V <sub>IN2</sub> Falling                                                                                                                                                                                                                                                  | 0.09 | 0.2  | 0.31 | ٧        |
| V <sub>IN1_OVP</sub>                       | Channel 1 Over-Voltage Protection Threshold                                                           | V <sub>IN1</sub> Rising                                                                                                                                                                                                                                                   | 5.5  | 5.8  | 6.2  | ٧        |
| V <sub>IN2_OVP</sub>                       | Channel 2 Over-Voltage Protection Threshold                                                           | V <sub>IN2</sub> Rising                                                                                                                                                                                                                                                   | 13.2 | 13.9 | 14.5 | <b>V</b> |
| T <sub>OVP</sub> <sup>1</sup>              | OVP Response Time                                                                                     | From $V_{\text{IN1}}$ / $V_{\text{IN2}}$ > $V_{\text{IN[1,2]}\_\text{OVP}}$<br>Threshold to $V_{\text{BUS}}$ Shutdown,<br>$V_{\text{IN1}}$ = 5 V, $V_{\text{IN2}}$ = 12 V;<br>$V_{\text{IN1}}$ step up from 5 V to 6.5 V or<br>$V_{\text{IN2}}$ step up from 12 V to 15 V |      | 10   | 20   | μs       |
| THERM <sub>ON</sub>                        | Thermal Protection Shutdown Threshold                                                                 | Junction Temperature Rising                                                                                                                                                                                                                                               |      | 140  |      | °C       |
| THERM <sub>HYS</sub> <sup>2</sup>          | Thermal Protection Hysteresis                                                                         | Junction Temperature Falling                                                                                                                                                                                                                                              |      | 20   |      | °C       |
| T <sub>ON_Delay1</sub>                     | Channel 1 Turn On Delay Time                                                                          | From EN1 > EN1_V <sub>IH</sub> to V <sub>BUS</sub> Starts to Ramp Up from 0 V, R <sub>LOAD</sub> = 5 $\Omega$ , C <sub>LOAD</sub> = 20 $\mu$ F or 490 $\mu$ F                                                                                                             | 0.3  | 0.8  | 1.5  | ms       |



#### **Electrical Characteristics (continued)**

 $T_A$  = -20 °C to 85 °C, unless otherwise noted.

| Parameter                                        | Description                       | Conditions                                                                                                                                                                  | Min. | Тур. | Max. | Unit |
|--------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| T <sub>ON_Delay2</sub> <sup>2</sup>              | Channel 2 Turn On Delay Time      | From EN2 > EN2_V <sub>IH</sub> to VIN2's<br>Internal Ramp Starts to Ramp Up from<br>0 V                                                                                     | 0    | 0.1  | 0.5  | ms   |
| V                                                | V Slaw Pata                       | $V_{BUS}$ Rise from 0 V to $V_{IN1}$ ,<br>10% to 90%, $R_{LOAD}$ = 5 $\Omega$ ,<br>$C_{LOAD}$ = 20 $\mu$ F or 490 $\mu$ F                                                   | 0.6  | 0.9  | 1.3  | V/ms |
| V <sub>BUS</sub> (SR) V <sub>BUS</sub> Slew Rate |                                   | $V_{BUS}$ Rise from $V_{IN1}$ to $V_{IN2}$ ,<br>10% to 90%, $V_{IN2} > 9$ V, $R_{LOAD} = 12$ Ω,<br>$C_{LOAD} = 20$ μF or 490 μF                                             | 0.99 | 1.4  | 1.9  | V/ms |
| T <sub>OFF_Delay</sub>                           | OFF Delay Time                    | From EN1 < EN1_V <sub>IL</sub> to V <sub>BUS</sub> Starts<br>Fall from V <sub>IN1</sub> , R <sub>LOAD</sub> = 5 $\Omega$ ,<br>C <sub>LOAD</sub> = 20 $\mu$ F or 490 $\mu$ F |      | 4.5  | 10   | μs   |
|                                                  |                                   | For $V_{BUS}$ = 12 V During Switchover from $V_{IN2}$ = 12 V to $V_{IN1}$ = 5 V, EN1 = High, EN2 = High to Low                                                              |      | 1.3  | 1.4  | kΩ   |
| R <sub>DISCHRG</sub>                             | VBUS Discharge Resistance         | For $V_{BUS}$ = 8.5 V During Switchover<br>from $V_{IN2}$ = 12 V to $V_{IN1}$ = 5 V,<br>EN1 = High, EN2 = High to Low                                                       | 0.8  | 1.0  | 1.3  | kΩ   |
|                                                  |                                   | For $V_{BUS}$ = 5.1 V During Switchover<br>from $V_{IN2}$ = 12 V to $V_{IN1}$ = 5 V,<br>EN1 = High, EN2 = High to Low                                                       | 0.7  | 0.8  | 0.9  | kΩ   |
| EN[1,2]_V <sub>IH</sub>                          | EN[1,2] Input High Voltage        | V <sub>IN1</sub> = 4 V ~ 5.5 V                                                                                                                                              | 1.5  |      |      | V    |
| EN[1,2]_V <sub>IL</sub>                          | EN[1,2] Input Low Voltage         | V <sub>IN1</sub> = 4 V ~ 5.5 V                                                                                                                                              |      |      | 0.5  | V    |
| V <sub>FLAG_LOW</sub>                            | FLAG Pin Output Logic Low Voltage | V <sub>IN1</sub> = 5 V,<br>FLAG Pin Sink Current = 5 mA                                                                                                                     |      |      | 0.3  | V    |
| I <sub>FLAG_LEAK</sub>                           | Leakage Current into FLAG Pin     | V <sub>IN1</sub> = 5 V, FLAG Pin = High                                                                                                                                     |      |      | 1    | μA   |

#### Notes:

<sup>1.</sup> Guaranteed by Characterization

<sup>2.</sup> Guaranteed by Design



#### **Timing Diagrams**

#### **Typical Power On and Power Off Operation**

Power On ->  $V_{BUS} = V_{IN1}$  ->  $V_{BUS} = V_{IN2}$  ->  $V_{BUS} = V_{IN1}$  -> Power Off





#### Typical Power On and Power Off Operation if EN2 is Applied Sooner than 100 ms After EN1

Power On -> V<sub>BUS</sub> = V<sub>IN1</sub> -> Ignoring EN2, V<sub>BUS</sub> = V<sub>IN1</sub> -> Power Off and Release Ignoring EN2 -> Restart





#### **Typical Overvoltage Protection Operation on Channel 1**

Power On ->  $V_{BUS} = V_{IN1}$  ->  $V_{BUS} = V_{IN2}$  ->  $V_{IN1} \ge V_{IN1}$  OVP -> Latch Off -> Released by EN1 = EN2 = L -> Restart





#### **Typical Undervoltage Lockout Operation on Channel 1**

Power On ->  $V_{BUS} = V_{IN1}$  ->  $V_{BUS} = V_{IN2}$  ->  $V_{IN1} \le V_{IN1}$  UVLO -> Latch Off -> Released by EN1 = EN2 = L -> Restart





#### **Typical Active Current Limit Protection Operation on Channel 1**

Power On ->  $V_{BUS} = V_{IN1}$  ->  $I_{VBUS} \ge I_{ACL\ VIN1}$  -> Latch Off -> Released by EN1 = EN2 = L -> Restart





Typical Active Current Limit + Overtemperature Protection Operation on Channel 1 Power On ->  $V_{BUS} = V_{IN1}$  ->  $I_{VBUS} \ge I_{ACL\_VIN1}$  ->  $I_{J} \ge THERM_{ON}$  -> Latch Off -> Released by EN1 = EN2 = L -> Restart





#### **Typical Short Circuit Protection + Overtemperature Protection Operation on Channel 1**

Power On ->  $V_{BUS} = V_{IN1}$  ->  $I_{VBUS} \ge I_{SCP}$  ->  $T_{J} \ge THERM_{ON}$  -> Latch Off -> Released by EN1 = EN2 = L -> Restart





#### **Typical Reverse Current Blocking Operation on Channel 1**

Power On ->  $V_{BUS} = V_{IN1}$  ->  $V_{BUS} \ge V_{IN1}$  is applied -> Released when  $V_{BUS}$  back to Normal





# Typical Performance Characteristics $I_{ACL\_VIN[1,2]}$ vs. $R_{ILIM[1,2]}$ , and $V_{IN[1,2]}$





## $I_{ACL\_VIN1}$ vs. Temperature, $V_{IN[1,2]},$ and $R_{ILIM1}$





## $I_{ACL\_VIN2}\,vs.$ Temperature, $V_{IN[1,2]},$ and $R_{ILIM2}$





#### **Typical Turn ON Operation Waveform**



Figure 1. Typical Turn ON operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 12 V, R<sub>ILIM1</sub> = 20 k $\Omega$ , R<sub>ILIM2</sub> = 20 k $\Omega$ , EN1 = Low -> High, EN2 = Low, R<sub>LOAD</sub> = 12  $\Omega$ , C<sub>LOAD</sub> = 20  $\mu$ F



#### **Typical Switchover Operation Waveforms**



Figure 2. Switchover operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 12 V, R<sub>ILIM1</sub> = 20 k $\Omega$ , R<sub>ILIM2</sub> = 20 k $\Omega$ , EN1 = High, EN2 = Low -> High, R<sub>LOAD</sub> = 12  $\Omega$ , C<sub>LOAD</sub> = 20  $\mu$ F



Figure 3. Switchover operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 12 V, R<sub>ILIM1</sub> = 20 k $\Omega$ , R<sub>ILIM2</sub> = 20 k $\Omega$ , EN1 = High, EN2 = High -> Low, R<sub>LOAD</sub> = 7.8  $\Omega$ , C<sub>LOAD</sub> = 20  $\mu$ F



#### **Typical Turn OFF Operation Waveforms**



Figure 4. Turn OFF operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 12 V, R<sub>ILIM1</sub> = 20 k $\Omega$ , R<sub>ILIM2</sub> = 20 k $\Omega$ , EN1 = High -> Low, EN2 = Low, R<sub>LOAD</sub> = 5  $\Omega$ , C<sub>LOAD</sub> = 20  $\mu$ F



Figure 5. Turn OFF operation waveform for V<sub>IN1</sub> = 5 V, V<sub>IN2</sub> = 12 V, R<sub>ILIM1</sub> = 20 k $\Omega$ , R<sub>ILIM2</sub> = 20 k $\Omega$ , EN1 = Low, EN2 = High -> Low, R<sub>LOAD</sub> = 12  $\Omega$ , C<sub>LOAD</sub> = 20  $\mu$ F



#### **Active Current Limit Operation Waveforms**



Figure 6. Test setup for Active Current Limit operations



Figure 7. Active Current Limit operation waveform for Channel 1 for  $V_{IN1}$  = 5 V,  $V_{IN2}$  = 12 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = High, EN2 = Low,  $R_{LOAD}$  = 1  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu F$ 





Figure 8. Active Current Limit operation waveform for Channel 2 for  $V_{IN1}$  = 5 V,  $V_{IN2}$  = 12 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = High, EN2 = Low,  $R_{LOAD}$  = 3.9  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu F$ 

#### **Short Circuit Protection Operation Waveforms**



Figure 9. Test setup for Short Circuit Protection operations





Figure 10. Short Circuit Protection operation waveform for Channel 1 for  $V_{IN1}$  = 5 V,  $V_{IN2}$  = 12 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = High, EN2 = Low,  $R_{LOAD}$  = 0.25  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu F$ 



Figure 11. Short Circuit Protection operation waveform for Channel 2 for  $V_{IN1}$  = 5 V,  $V_{IN2}$  = 12 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = Low, EN2 = High,  $R_{LOAD}$  = 0.75  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu F$ 



#### **Over-voltage Protection Operation Waveforms**



Figure 12. Over-voltage Protection operation waveform for Channel 1 for  $V_{IN1}$  = 5 V step-up to 6 V,  $V_{IN2}$  = 12 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  =



Figure 13. Over-voltage Protection operation waveform for Channel 2 for  $V_{IN1}$  = 5 V,  $V_{IN2}$  = 12 V step-up to 14 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = Low , EN2 = High,  $R_{LOAD}$  = 100  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu F$ 



#### **Under-voltage Lockout Operation Waveforms**



Figure 14. Under-voltage Lockout operation waveform for Channel 1 for  $V_{IN1}$  = 5 V step-down to 3 V,  $V_{IN2}$  = 12 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = High, EN2 = Low,  $R_{LOAD}$  = 100  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu F$ 



Figure 15. Under-voltage Lockout operation waveform for Channel 2 for  $V_{IN1}$  = 5 V,  $V_{IN2}$  = 12 V step-down to 3 V,  $R_{ILIM1}$  = 20 k $\Omega$ ,  $R_{ILIM2}$  = 20 k $\Omega$ , EN1 = High , EN2 = High,  $R_{LOAD}$  = 100  $\Omega$ ,  $C_{LOAD}$  = 20  $\mu$ F



#### **APPLICATIONS INFORMATION**

#### 1 SLG59H1405V Power-Up Considerations

A normal power up condition is when both  $V_{IN1}$  and  $V_{IN2}$  voltages are within the operating voltage range ( $V_{IN[1,2]} > V_{IN[1,2]\_UVLO}$  and  $V_{IN[1,2]} < V_{IN[1,2]\_UVP}$ ), and then EN1 > EN1\_V<sub>IH</sub> can be applied to turn on Channel 1. To turn on Channel 2, EN2 > EN2\_V<sub>IH</sub> can be applied not sooner than 100 ms after EN1 > EN1\_V<sub>IH</sub>, otherwise, the EN2 signal will be ignored and the switchover to Channel 2 will not be possible until EN1 < EN1\_V<sub>IL</sub>. In order to turn on Channel 2, Channel 1 should always be turned on first.

#### 2 SLG59H1405V Switchover Considerations

For seamless transition from Channel 1 to Channel 2 and vice versa it is recommended to have  $V_{IN2}$  voltage higher than  $V_{IN1}$ , otherwise a voltage droop during switchover can be much deeper, but will not have any impact on any other chip functionality.

#### 3 SLG59H1405V Protections

#### 3.1 OVP Latch-Off Operation

Once  $V_{IN1} > V_{IN1\_OVP}$  or  $V_{IN2\_OVP}$  the SLG59H1405V will latch-off within  $T_{OVP}$  response time. In order to release the part from the latch-off condition, both EN1 and EN2 should be set lower than EN[1,2]\_ $V_{IL}$ .

#### 3.2 UVLO Operation

Once  $V_{IN1} < V_{IN1\_UVLO} - V_{IN1\_UVLO\_HYS}$  or  $V_{IN2} < V_{IN2\_UVLO} - V_{IN2\_UVLO\_HYS}$  the SLG59H1405V is turned off. In order to return to normal operation,  $V_{IN[1,2]}$  should be higher than  $V_{IN[1,2]}$  UVLO.

Note: If UVLO occurred while Channel 2 is selected, then after both input voltages are back to normal, Channel 2 should be turned on according to the sequence described in the Power-Up Considerations section.

#### 3.3 Over-temperature Protection

When internal die temperature exceeds the THERM<sub>ON</sub> value (for example, during Active Current Limit operation) the SLG59H1405V will latch-off. In order to release the part from latch-off condition, both EN1 and EN2 should be set lower than  $EN[1,2]_{V_{IL}}$ .

#### 4 SLG59H1405V Active Current Limit

The SLG59H1405V has two modes of current limiting:

#### 4.1 Standard Current Limiting Mode (with Thermal Protection)

The output current is initially limited to the Active Current Limit specification given in the Electrical Characteristics table. The current limiting circuit is very fast and responds within a few micro-seconds to sudden loads. When overload is sensed, the current limiting circuit increases the FET resistance to keep the current from exceeding the Active Current Limit for  $T_{OCP\_delay}$  and then, if overcurrent condition still persists, the SLG59H1405V is latched-off. To release SLG59H1405V from latch-off state both EN1 and EN2 should be lower than  $EN[1,2]\_V_{IL}$ .

The ACL level can be adjusted by choosing the appropriate ±1%-tolerance R<sub>ILIM1</sub> resistor value for Channel 1 and R<sub>ILIM2</sub> resistor value for Channel 2 and can be calculated by the following equations:

For  $R_{ILIM1}$  ranging from 160  $k\Omega$  to 20  $k\Omega$  and for  $R_{ILIM2}$  ranging from 75  $k\Omega$  to 20  $k\Omega$ 

$$I_{ACL\ VIN1}(A) = 54.985 * R_{ILIM1}^{-0.874}$$
, and



$$I_{ACL\ VIN2}(A) = 48.08 * R_{ILIM2}^{-1.071}$$

where:

 $R_{ILIM[1,2]}$  = Resistor on ILIM[1,2] pins, in kOhms ( $\Omega$ )

During active current limit operation, the die temperature rise due to the increased FET resistance. If the die temperature exceeds the THERM<sub>ON</sub> specification, the SLG59H1405V will also latch-off. To release the SLG59H1405V from latch-off state both EN[1,2] should be lower than  $EN[1,2]_{V_{\parallel}L}$ .

#### **4.2 Short Circuit Current Limiting Mode**

Once the output I<sub>VBUS</sub> current hits the Short-Circuit Protection Threshold (I<sub>SCP</sub>) the SLG59H1405V will immediately shutdown, and then repower-up with a lower current limit threshold that can be calculated by following equation:

$$I_{LIM\_SCP} = I_{ACL\_VIN[1,2]} / I_{LIM\_FOLD[1,2]}$$

where:

I<sub>LIM SCP</sub> = VBUS Current Limit after Triggering VBUS Short Circuit Protection.

 $I_{ACL\_VIN[1,2]}$  = Active Current Limit threshold set by  $R_{ILIM[1,2]}$ 

This re-power up will last during  $T_{OCP\_delay}$  time and then the SLG59H1405V will latch-off. To release the SLG59H1405V from the latch-off state both EN1 and EN2 should be lower than EN[1,2]\_V<sub>II</sub>.

#### 5 Discharge Operation

Initially, the internal discharge resistor ( $R_{DISCHRG}$ ) appears on  $V_{BUS}$  once  $V_{IN1} > V_{IN1\_UVLO}$ . Any time that EN1 and EN2 are lower than EN[1,2]\_ $V_{IL}$  or if any of OVP, UVLO, OCP, SCP, OTP, RCB protections are triggered or during  $V_{IN2} \rightarrow V_{IN1}$  switchover operation, the discharge resistance will appear on VBUS.

#### **6 Layout Guidelines**

- 1. Since the VIN[1,2] and VBUS pins dissipate most of the heat generated during high-load current operation, it is highly recommended to make power traces as short, direct, and wide as possible. A good practice is to make power traces with an absolute minimum widths of 15 mils (0.381 mm) per Ampere. A representative layout, shown in Figure 16, illustrates proper techniques for heat to transfer as efficiently as possible out of the device;
- 2. To minimize the effects of parasitic trace inductance on normal operation, it is recommended to connect input  $C_{IN[1,2]}$  and output  $C_{LOAD}$  low-ESR capacitors as close as possible to the SLG59H1405V's VIN[1,2] and VBUS pins;
- 3. The GND pin should be connected to system analog or power ground plane.
- 4. 2 oz. copper is recommended for high current operation.



#### 7 SLG59H1405V Evaluation Board

A High Voltage GreenFET Evaluation Board for SLG59H1405V is designed according to the statements above and is illustrated on Figure 16. Please note that evaluation board has VIN[1,2]\_Sense and VBUS\_Sense pads. They cannot carry high currents and dedicated only for RDS<sub>ON[1,2]</sub> evaluation.



Figure 16. SLG59H1405V Evaluation Board





Figure 17. SLG59H1405V Evaluation Board Schematic

#### **8 Basic EVB Configuration**

- 1. Connect oscilloscope probes to VIN[1,2], VBUS, FLAG, etc.;
- 2. Connect jumpers for ILIM1 and ILIM2 to set desired current limit, VLOGIC to position VIN1, EN1 and EN2 to Logic Low position;
- 3. Connect jumpers for desired  $C_{LOAD}$  from CL1 to CL7 and  $R_{LOAD}$  from RL1 to RL2;
- 4. Toggle the EN1, EN2 signals High or Low to observe SLG59H1405V operation;
- 5. Please be noted that EN2 can be toggled from Low to High only after min 100 ms delay from EN1 goes Low to High;



## **Package Top Marking System Definition**

| PPPP  | Part Code                                        |
|-------|--------------------------------------------------|
| YWNNN | Date Code +<br>Serial Code                       |
| ARR   | Pin 1 Identifier + Assembly Code + Revision Code |



#### **Package Drawing and Dimensions**

#### 12 Lead FC-QFN Package 2 mm x 2.5 mm



Page 31 of 34



#### **Recommended Landing Pattern**

Expose Pad (Package face down)



Recommended Landing Pattern (Package face down)





#### **Tape and Reel Specifications**

| Package                                       | # of | Nominal              | Unitsper | Max Reel &       | Trailer A        |         | Leader B       |         | Pocket Tape (mm) |       |       |
|-----------------------------------------------|------|----------------------|----------|------------------|------------------|---------|----------------|---------|------------------|-------|-------|
| Type                                          | Pins | Package<br>Size (mm) | Reel     | Units<br>per Box | Hub Size<br>(mm) | Pockets | Length<br>(mm) | Pockets | Length (mm)      | Width | Pitch |
| FC-QFN<br>12L<br>2 x 2.5<br>mm, 0.4P<br>Green | 12   | 2 x 2.5 x 0.75       | 3,000    | 3,000            | 178/60           | 100     | 400            | 100     | 400              | 8     | 4     |

#### **Carrier Tape Drawing and Dimensions**



- IES: .

  10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2

  10 SPROCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE.

  AO AND BO ARE MEASURED ON A PLANE AT A DISTANCE "R" ABOVE THE BOTTOM OF THE POCKET.

#### **Recommended Reflow Soldering Profile**

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 3.75 mm<sup>3</sup> (nominal). More information can be found at www.jedec.org.



## **Revision History**

| Date        | Version | Change                                                                                                                                           |
|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Nov-2024 | 1.02    | Updated Figure 2 and Figure 3 captions from "EN1 = Low" to "EN1 = High"                                                                          |
| 15-May-2023 | 1.01    | Updated $V_{IN1\_UVLO}$ and $V_{IN2\_ULVO}$ Min from 3.5 V to 3.6 V Updated $V_{BUS(SR)}$ Min from 0.9 V to 0.99 V for $V_{IN2}$ > 9 V condition |
| 28-Mar-2023 | 1.00    | Production Release                                                                                                                               |

#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.