

# TP65H035G4WSQA

650V SuperGaN® FET in TO-247 (source tab)

### Description

The TP65H035G4WSQA 650V, 35 m $\Omega$  gallium nitride (GaN) FET is a normally-off device using Renesas's Gen IV platform. It combines a state-of-the-art high voltage GaN HEMT with a low voltage silicon MOSFET to offer superior reliability and performance.

The Gen IV SuperGaN® platform uses advanced epi and patented design technologies to simplify manufacturability while improving efficiency over silicon via lower gate charge, output capacitance, crossover loss, and reverse recovery charge.

### **Related Literature**

- Recommended External Circuitry for GaN FETs
- Printed Circuit Board Layout and Probing
- Paralleling GaN FETs

### **Ordering Information**

| Part Number    | Package       | Package<br>Configuration |  |
|----------------|---------------|--------------------------|--|
| TP65H035G4WSQA | 3 lead TO-247 | Source                   |  |

#### TP65H035G4WSQA T0-247 (top view)







**Cascode Schematic Symbol** 

**Cascode Device Structure** 

#### **Features**

- AEC-Q101 qualified GaN technology
- Dynamic R<sub>DS(on)eff</sub> production tested
- Robust design, defined by
  - Wide gate safety margin
  - Transient over-voltage capability
- Enhanced inrush current capability
- Very low QRR
- Reduced crossover loss

#### **Benefits**

- Enables AC-DC bridgeless totem-pole PFC designs
  - Increased power density
  - Reduced system size and weight
  - Overall lower system cost
- Achieves increased efficiency in both hard- and soft-switched circuits
- Easy to drive with commonly-used gate drivers
- GSD pin layout improves high speed design

# **Applications**







- PV inverter
- Servo motor







| Key Specifications             |     |  |
|--------------------------------|-----|--|
| V <sub>DSS</sub> (V)           | 650 |  |
| V <sub>DSS(TR)</sub> (V)*      | 800 |  |
| $R_{DS(on)eff}(m\Omega)$ max** | 41  |  |
| Q <sub>RR</sub> (nC) typ       | 150 |  |
| Q <sub>G</sub> (nC) typ        | 22  |  |

<sup>\*</sup>Pulse condition, see note on Page2

<sup>\* \*</sup>Dynamic on-resistance; see Figures 19 and 20

# **Absolute Maximum Ratings** (T<sub>c</sub>=25 °C unless otherwise stated.)

| Symbol               | Parameter                                       | Limit Value | Unit        |    |
|----------------------|-------------------------------------------------|-------------|-------------|----|
| V <sub>DSS</sub>     | Drain to source voltage (T <sub>J</sub> = -55°C | to 175°C)   | 650         |    |
| V <sub>DSS(TR)</sub> | Transient drain to source voltage a             |             | 800         | V  |
| V <sub>GSS</sub>     | Gate to source voltage                          |             | ±20         |    |
| P <sub>D</sub>       | Maximum power dissipation @Tc=2                 | 5°C         | 187         | W  |
| _                    | Continuous drain current @Tc=25°C b             |             | 47.2        | A  |
| I <sub>D</sub>       | Continuous drain current @Tc=100°C b            |             | 33.4        | A  |
| I <sub>DM</sub>      | Pulsed drain current (pulse width: 10µs)        |             | 240         | A  |
| T <sub>C</sub>       | Operating temperature                           | Case        | -55 to +175 | °C |
| Тл                   | <ul> <li>Operating temperature</li> </ul>       | Junction    | -55 to +175 | °C |
| Ts                   | Storage temperature                             |             | -55 to +175 | °C |
| T <sub>SOLD</sub>    | Soldering peak temperature <sup>c</sup>         |             | 260         | °C |

#### Notes:

### **Thermal Resistance**

| Symbol           | Parameter           | Typical | Unit |  |
|------------------|---------------------|---------|------|--|
| Rejc             | Junction-to-case    | 0.8     | °C/W |  |
| R <sub>ΘJA</sub> | Junction-to-ambient | 40      | °C/W |  |

a. In off-state, spike duty cycle D<0.01, spike duration <1 $\mu$ s, spike duration <30 $\mu$ s, nonrepetitive.

b. For increased stability at high current operation, see Circuit Implementation on page 3

c. For 10 sec., 1.6mm from the case

# **Circuit Implementation**



Simplified Half-bridge Schematic ( See also on Figure 15 )

For additional gate driver options/configurations, please see Application Note <u>Recommended External Circuitry for GaN FETs</u>

Layout Recommendations Gate Loop:

- Gate Driver: SiLab Si823x/Si827x
- Keep gate loop compact
- Minimize coupling with power loop

Power loop: (For reference see page 13)

- Minimize power loop path inductance
- Minimize switching node coupling with high and low power plane
- Add DC bus snubber to reduce to voltage ringing
- Add Switching node snubber for high current operation

Recommended gate drive: (0V, 12V) with R<sub>G</sub>=  $30\Omega$ 

| Gate Ferrite Bead (FB1) | Required DC Link RC Snubber (RC <sub>DCL</sub> ) <sup>a</sup> | Recommended Switching Node<br>RC Snubber (RC <sub>SN</sub> ) <sup>b</sup> |  |
|-------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|--|
| 200 – 270Ω at 100MHz    | $[4.7 \text{nF} + 5\Omega] \times 2$                          | Not necessary b                                                           |  |

#### Notes:

- a.  $RC_{\mbox{\tiny DCL}}$  should be placed as close as possible to the drain pin
- b.  $RC_{sn}(100pF + 10\Omega)$  is needed only if  $R_G$  is smaller than recommendations

# **Electrical Parameters** (T<sub>2</sub>=25 °C unless otherwise stated)

| Symbol                                    | Parameter                                       | Min | Тур  | Max  | Unit  | Test Conditions                                                                                                        |  |
|-------------------------------------------|-------------------------------------------------|-----|------|------|-------|------------------------------------------------------------------------------------------------------------------------|--|
| Forward D                                 | evice Characteristics                           |     |      | 1    | 1     |                                                                                                                        |  |
| V <sub>DSS(BL)</sub>                      | Drain-source voltage                            | 650 | _    | _    | V     | V <sub>GS</sub> =0V                                                                                                    |  |
| $V_{GS(th)}$                              | Gate threshold voltage                          | 3.3 | 4    | 4.8  | V     | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =1mA                                                                 |  |
| $\Delta V_{\text{GS(th)}}\!/T_{\text{J}}$ | Gate threshold voltage temperature coefficient  | _   | -6.5 | _    | mV/°C |                                                                                                                        |  |
| R <sub>DS(on)eff</sub>                    | Drain-source on-resistance a                    | _   | 35   | 41   | mΩ    | V <sub>GS</sub> =10V, I <sub>D</sub> =30A                                                                              |  |
| NDS(on)eff                                | Diani-Source on-resistance «                    | _   | 84   | _    | 11122 | V <sub>GS</sub> =10V, I <sub>D</sub> =30A, T <sub>J</sub> =175°C                                                       |  |
| 1                                         | Drain to course leakage ourrent                 | _   | 3    | 30   |       | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                                                                             |  |
| I <sub>DSS</sub>                          | Drain-to-source leakage current                 | _   | 30   | _    | - μΑ  | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V, T <sub>J</sub> =175°C                                                      |  |
| I <sub>GSS</sub>                          | Gate-to-source forward leakage current          | _   | _    | 400  | - nA  | V <sub>GS</sub> =20V                                                                                                   |  |
| IGSS                                      | Gate-to-source reverse leakage current          | _   | _    | -400 | IIA   | V <sub>GS</sub> =-20V                                                                                                  |  |
| C <sub>ISS</sub>                          | Input capacitance                               | _   | 1500 | _    |       | V <sub>GS</sub> =0V, V <sub>DS</sub> =400V, <i>f</i> =1MHz                                                             |  |
| $C_{OSS}$                                 | Output capacitance                              | _   | 147  | _    | pF    |                                                                                                                        |  |
| C <sub>RSS</sub>                          | Reverse transfer capacitance                    | _   | 5    | _    |       |                                                                                                                        |  |
| C <sub>O(er)</sub>                        | Output capacitance, energy related <sup>b</sup> | _   | 220  | _    |       | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V to 400V                                                                       |  |
| C <sub>O(tr)</sub>                        | Output capacitance, time related °              | _   | 380  | _    | - pF  |                                                                                                                        |  |
| Q <sub>G</sub>                            | Total gate charge                               | _   | 22   | _    |       |                                                                                                                        |  |
| Q <sub>G</sub> s                          | Gate-source charge                              | _   | 8.4  | _    | nC    | $V_{DS}$ =400V, $V_{GS}$ =0V to 10V, $I_{D}$ =32A                                                                      |  |
| Q <sub>GD</sub>                           | Gate-drain charge                               | _   | 6.6  | _    |       | .5 321                                                                                                                 |  |
| Qoss                                      | Output charge                                   | _   | 150  | _    | nC    | V <sub>GS</sub> =0V, V <sub>DS</sub> =0V to 400V                                                                       |  |
| t <sub>D(on)</sub>                        | Turn-on delay                                   | _   | 60   | _    |       | $V_{DS}$ =400V, $V_{GS}$ =0V to 12V, $R_G$ =30 $\Omega$ , $I_D$ =32A, $Z_{FB}$ =240 $\Omega$ at 100MHz (See Figure 15) |  |
| t <sub>R</sub>                            | Rise time                                       | _   | 10   | _    | ns    |                                                                                                                        |  |
| t <sub>D(off)</sub>                       | Turn-off delay                                  | _   | 94   | _    | 115   |                                                                                                                        |  |
| t <sub>F</sub>                            | Fall time                                       | _   | 10   | _    | -     |                                                                                                                        |  |
| E <sub>off</sub>                          | Turn off Energy                                 | _   | 82   | _    | μЈ    | V <sub>DS</sub> =400V, V <sub>GS</sub> =0V to 12V,                                                                     |  |
| Eon                                       | Turn on Energy                                  | _   | 206  | _    | μЈ    | $R_G$ =30 $\Omega$ , $I_D$ =32A, $Z_{FB}$ =180 $\Omega$ at 100MHz                                                      |  |

#### Notes:

a. Dynamic on-resistance; see Figures 19 and 20 for test circuit and conditions  $% \left( 1\right) =\left( 1\right) \left( 1\right) \left$ 

b. Equivalent capacitance to give same stored energy as  $V_{\mbox{\tiny DS}}$  rises from 0V to 400V

c. Equivalent capacitance to give same charging time as  $V_{\mbox{\tiny DS}}$  rises from OV to 400V

# **Electrical Parameters** (T<sub>2</sub>=25 °C unless otherwise stated)

| Symbol                | Parameter                        | Min | Тур | Max  | Unit | Test Conditions                                               |  |
|-----------------------|----------------------------------|-----|-----|------|------|---------------------------------------------------------------|--|
| Reverse De            | Reverse Device Characteristics   |     |     |      |      |                                                               |  |
| Is                    | Reverse current                  | _   | _   | 33.4 | А    | V <sub>GS</sub> =0V, T <sub>C</sub> =100°C<br>≤25% duty cycle |  |
| V                     | Dovorco voltoro a                | _   | 1.8 | _    | V    | V <sub>GS</sub> =0V, I <sub>S</sub> =32A                      |  |
| V <sub>SD</sub>       | Reverse voltage <sup>a</sup>     | _   | 1.3 | _    | V    | V <sub>GS</sub> =0V, I <sub>S</sub> =16A                      |  |
| t <sub>RR</sub>       | Reverse recovery time            | _   | 59  | _    | ns   | I <sub>S</sub> =32A, V <sub>DD</sub> =400V,                   |  |
| QRR                   | Reverse recovery charge          | _   | 150 | _    | nC   | di/dt=1000A/ms                                                |  |
| (di/dt) <sub>RM</sub> | Reverse diode di/dt <sup>b</sup> | _   | _   | 3200 | A/µs | Circuit implementation and parameters on page 3               |  |

Notes:

a. Includes dynamic  $R_{\mbox{\tiny DS(on)}}$  effect

b. Reverse conduction di/dt will not exceed this max value with recommended  $R_{\mbox{\tiny G}}$ 

# **Typical Characteristics** (T<sub>c</sub>=25 °C unless otherwise stated)





Figure 1. Typical Output Characteristics T<sub>J</sub>=25°C Parameter: V<sub>GS</sub>

Figure 2. Typical Output Characteristics T<sub>J</sub>=175°C Parameter: V<sub>GS</sub>





**Figure 3. Typical Transfer Characteristics** V<sub>DS</sub>=20V, parameter: T<sub>J</sub>

Figure 4. Normalized On-resistance I<sub>D</sub>=30A, V<sub>GS</sub>=10V

Mar 06, 2022

# Typical Characteristics (T<sub>c</sub>=25 °C unless otherwise stated)





Figure 5. Typical Capacitance  $V_{GS}$ =0V, f=1MHz

Figure 6. Typical Coss Stored Energy





Figure 7. Typical Qoss

Figure 8. Typical Gate Charge

I<sub>DS</sub>=32A, V<sub>DS</sub>=400V

# **Typical Characteristics** (T<sub>c</sub>=25 °C unless otherwise stated)





Figure 9. Power Dissipation

Figure 10. Current Derating

Pulse width  $\leq$  10 $\mu$ s,  $V_{GS} \geq$  10V





Figure 11. Forward Characteristics of Rev. Diode  $I_S {=} f(V_{SD}), \ parameter; \ T_J$ 

Figure 12. Transient Thermal Resistance

# **Typical Characteristics** (T₀=25 °C unless otherwise stated)





Figure 13. Safe Operating Area T<sub>C</sub>=25°C

Figure 14. Inductive Switching Loss  $\mbox{Rg=30}\Omega,\,\mbox{V}_{\mbox{\scriptsize DS}}\mbox{=}400\mbox{V}$ 

### **Test Circuits and Waveforms**



Figure 15. Switching Time Test Circuit

(see circuit implementation on page 3 for methods to ensure clean switching)



Figure 16. Switching Time Waveform



Figure 17. Diode Characteristics Test Circuit



Figure 18. Diode Recovery Waveform



Figure 19. Dynamic R<sub>DS(on)eff</sub> Test Circuit



Figure 20. Dynamic R<sub>DS(on)eff</sub> Waveform

# **Design Considerations**

The fast switching of GaN devices reduces current-voltage crossover losses and enables high frequency operation while simultaneously achieving high efficiency. However, taking full advantage of the fast switching characteristics of GaN switches requires adherence to specific PCB layout guidelines and probing techniques.

Before evaluating Renesas GaN devices, see application note <u>Printed Circuit Board Layout and Probing for GaN Power Switches</u>. The table below provides some practical rules that should be followed during the evaluation.

#### When Evaluating Renesas GaN Devices:

| DO                                                    | DO NOT                                                     |
|-------------------------------------------------------|------------------------------------------------------------|
| Minimize circuit inductance by keeping traces short,  | Twist the pins of TO-220 or TO-247 to accommodate GDS      |
| both in the drive and power loop                      | board layout                                               |
| Minimize lead length of TO-220 and TO-247 package     | Use long traces in drive circuit, long lead length of the  |
| when mounting to the PCB                              | devices                                                    |
| Use shortest sense loop for probing; attach the probe | Use differential mode probe or probe ground clip with long |
| and its ground connection directly to the test points | wire                                                       |
| See Printed Circuit Board Layout and Probing          |                                                            |

### **GaN Design Resources**

The complete technical library of GaN design tools can be found at Renesasusa.com/design:

- Evaluation kits
- Application notes
- Design guides
- Simulation models
- Technical papers and presentations

#### Mechanical

### 3 Lead TO-247 Package



# Half-bridge Reference Schematic and PCB Layout



Half-bridge layout Sample (Top Layer)



Half-bridge layout Sample (Bottom Layer)

