

# RAA215300 EEPROM Programming

The RAA215300 has a high endurance EEPROM to store all IC settings. This application note describes the minimal circuit requirements and steps to program and recall the EEPROM using an I<sup>2</sup>C serial interface.

# Contents

| 1. | Intro | duction                          |
|----|-------|----------------------------------|
| 2. | Hand  | lling Precautions                |
| 3. | Minir | num Setup for EEPROM Programming |
|    | 3.1   | Circuit Diagram                  |
|    | 3.2   | External Components              |
|    | 3.3   | Supplies and Connections         |
| 4. | EEPF  | ROM                              |
|    | 4.1   | EEPROM Programming Steps         |
|    | 4.2   | EEPROM Recall                    |
|    | 4.3   | EEPROM Error Correction          |
|    | 4.4   | EEPROM Status Errors             |
| 5. | Revis | sion History                     |

# CONFIDENTIAL



# 1. Introduction

The device features both volatile (registers) and non-volatile (EEPROM) memory. The value of each register can be set by writing data to the appropriate register using the selected interface, or it can be recalled and loaded from the EEPROM.

The EEPROM is partitioned into eight separate banks. All customer banks are programmed each time an EEPROM programming operation commences. For details of each register and bits, see the register map in the *RAA215300 Datasheet*.

For reference material, including the datasheet and supporting manuals, visit the RAA215300 and RTKA215300DE0000BU pages.

A Socket Evaluation Board and Graphical User Interface (GUI) are available from Renesas, and they can be used to program the EEPROM using the I<sup>2</sup>C serial interface. See the *RTKA215300E00000BU Socket Evaluation Board Manual* and the *RAA215300 Evaluation Software Manual* for information regarding the socket evaluation board and GUI.

# 2. Handling Precautions

Take precautions to avoid electrostatic discharge (ESD) to the ICs. These include keeping ICs in protective packaging when possible, and connecting yourself and tools to earth when handling ICs.

Renesas recommends using a vacuum suction tool to lift and place the IC.

Do not apply power to the board when the socket is open. Do not open the socket when power is applied to the board.

Ensure correct orientation of IC. The IC is marked with an etched circle at pin 1.

Before closing the socket lid, ensure the IC is square and level in the socket. Failure to do so may result in damage to either or both the IC and socket.

# 3. Minimum Setup for EEPROM Programming

The minimum requirement for programming the EEPROM is for the device to be in {STANDBY}. However, the EEPROM can also be programmed in {ACTIVE} and {SLEEP} states.

To make the device enter {STANDBY} from an un-powered condition, apply power to AVDD and set CEN high. The EEPROM is read and the contents are loaded into the registers. Following a successful read and register loading, the internal VIO LDO is enabled. When VIO LDO completes power-up, the device enters {STANDBY} and can be controlled using an I<sup>2</sup>C interface. For example, the customer registers can be read and set. For more information regarding operational states and the I<sup>2</sup>C interface, see the *RAA215300 Datasheet*.



## 3.1 Circuit Diagram

The circuit shown in Figure 1 is only suitable for programming the EEPROM when the device is in {STANDBY}.



Figure 1. Minimum Circuit for EEPROM Programming

## 3.2 External Components

A small number of external components are required to power up the device in {STANDBY}. These are listed in Table 1. Capacitors for AVDD, VPROG, and VIO pins and pull-up resistors for the I<sup>2</sup>C interface.

| Name                                 | Description                                                                                                                                                                                                                                                                              | Key Electrical<br>Specification | Imperial<br>(Metric)<br>Size |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------------------|
| C <sub>AVDD</sub>                    | Input capacitance for chip.<br>Connect between AVDD and ground.                                                                                                                                                                                                                          | 10µF±20%,<br>10V, X5R           | 0603<br>(1608)               |
| C <sub>VIO</sub>                     | Output capacitance for the internal LDO.<br>Connect between VIO and ground.                                                                                                                                                                                                              |                                 | 0402<br>(1005)               |
| C <sub>VPROG</sub>                   | Optional: Input capacitance for EEPROM Programming.<br>Connect between VPROG and ground.                                                                                                                                                                                                 | 2.2µF±20%,<br>35V, X5R          | 0402<br>(1005)               |
| R <sub>PU1</sub><br>R <sub>PU2</sub> | Pull-up resistance for the I <sup>2</sup> C clock and data lines.<br>Typical values for pull-up resistors are $1k\Omega$ to $4.7k\Omega$ depending on clock speed,<br>pull-up voltage and bus capacitance. See the <i>RAA215300 Datasheet</i> for I <sup>2</sup> C<br>general operation. | 1kΩ to 4.7kΩ                    | 0402<br>(1005)               |

Table 1. External Components Required for EEPROM Programming



## 3.3 Supplies and Connections

The programming circuit Figure 1 shows three power supplies that are required for programming the EEPROM.

They are as follows:

- Power up the chip (VIN).
- Drive CEN and supply R<sub>PU1</sub> and R<sub>PU2</sub> pull-up resistors for the I<sup>2</sup>C serial interface (VPULLUP).
- Provide the high voltage EEPROM programming supply (VPROG).

See Table 2 for pin details and connection.

| Pin   | Pin Number | Description                                                                                                                                                                          |
|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVDD  | 40         | Analog and digital supply. AVDD and VCHG must be the same voltage.<br>Connect to the VIN supply of 2.7V to 5.5V with a precautionary current limit of 500mA.                         |
| VCHG  | 31         | Input Supply for VIO LDO.<br>AVDD and VCHG must be the same voltage.<br>Connect to VIN.                                                                                              |
| VIO   | 24         | Internal 1.8V LDO output                                                                                                                                                             |
| CEN   | 47         | Chip enable, active high.<br>Connect to VPULLUP supply of 1.8V with a precautionary current limit of 100mA.                                                                          |
| PWRON | 52         | Regulator output enable.<br>Connect to ground.                                                                                                                                       |
| VPROG | 11         | High voltage supply input for EEPROM programming.   See the warning in EEPROM Programming Steps.   Apply the VPROG supply of 21V to 23V with a precautionary current limit of 100mA. |
| SCL   | 17         | I <sup>2</sup> C serial clock.<br>Connect to R <sub>PU2</sub> pull-up resistor.                                                                                                      |
| SDA   | 18         | Bi-directional I <sup>2</sup> C serial data.<br>Connect to R <sub>PU1</sub> pull-up resistor.                                                                                        |
| AGND  | 26, 42     | Analog and digital ground.                                                                                                                                                           |
| PGND  | 9          | Power ground.                                                                                                                                                                        |
| EPAD  |            | Exposed thermal pad. Power ground.<br>All regulator PGNDs are internally down bonded to the EPAD.                                                                                    |

| Table 2 Pin Descri   | ntion and Connection | for Minimal FEPRON | Programming Setun    |
|----------------------|----------------------|--------------------|----------------------|
| Table 2. I III Desch | puon and connection  |                    | i i rogramming oetup |

All other device pins should be left open when using the circuit of Figure 1.



# 4. EEPROM

## 4.1 EEPROM Programming Steps



*WARNING!* Do not hot-swap: Connecting or disconnecting a device to or from a powered-up circuit can cause damage to the device. All power supplies used for operating the device must be powered down and their outputs discharged before adding or removing a device to or from a circuit, including but not limited to: a test socket, a test harness, or a test jig.

Fast connection or fast disconnection of the power supply to VPROG can damage the PMIC.

The external, current limited power supply to VPROG must be increased from 0V to between 21V and 23V in no less than 1ms.

The external, current limited power supply to VPROG must be decreased from between 21V and 23V to 0V in no less than 1ms.

The following steps are the EEPROM programming sequence for {STANDBY}, {ACTIVE} and {SLEEP} states.

See the Handling Precautions.

- 1. Apply VIN (2.7V to 5.5V) to AVDD and VCHG.
- Apply VPULLUP (1.8V) to CEN, and to the I<sup>2</sup>C pull-up resistors. The device can now be controlled using the I<sup>2</sup>C interface. For example, the customer registers can be read and set using I<sup>2</sup>C.
- 3. A See the warning above. Apply the high voltage EEPROM programming supply (21V to 23V) to VPROG. The programming supply can be applied before configuring the customer registers. Writing to the EEPROM fails if the programming supply is less than 21V. This condition sets two EEPROM fault flags, see EEPROM Status Errors.
- 4. Write 0x02 to register 0xFF to set the write bit in the EEPROM control register. Wait for not less than the maximum EEPROM write time (t<sub>EE\_WRITE</sub>) to elapse before attempting additional I<sup>2</sup>C activity. See the *RAA215300 Datasheet* for the t<sub>EE\_WRITE</sub> parameter.
- 5. Power down the high voltage EEPROM programming supply (VPROG).

After a successful EEPROM write, the registers are loaded from the EEPROM. Read either a single register or all registers to confirm contents.

#### 4.2 EEPROM Recall

EEPROM recall loads the contents of the EEPROM into the registers of the device.

When the EEPROM content is being loaded to the registers, the device is busy and any additional I<sup>2</sup>C activity receives a Not Acknowledge (NACK).

There are two ways to recall the EEPROM:

- Automatic Recall This occurs during initial power-on, power cycle or toggle of CEN. See the Operating {States} and Transition Conditions section of the datasheet.
- Manual/Software Recall Issue an I<sup>2</sup>C reset command to the control byte. Write 0x01 to register 0xFF (EEPROM control register).



## 4.3 **EEPROM Error Correction**

Data stored in EEPROM is protected by error correction codes (ECC), which allow a single bit error in a given memory bank to be corrected. Each EEPROM bank is covered by its own error correction code, correction status flag, and error status flag.

When an EEPROM bank is programmed, the error correction code for that bank is generated and stored in the same bank. If a single bit correction occurs, both the corresponding bank corrected status flag and the EEPROM fault flag (NVM Error) are set.

Two bit errors are reported as an uncorrectable error by setting both the corresponding bank error status flag and the EEPROM fault flag (NVM Error). The device ignores the other control inputs (for example, PWRON) and enters {FAULT\_OUT} state.

The host can clear these fault bits by writing a 1 to the EEPROM fault flag, NVM Error, 0x5E[4].

For more detail regarding error correction and the EEPROM error correction registers, see the *RAA215300 Datasheet*.

## 4.4 EEPROM Status Errors

The device sets fault flags if errors are detected when programming the EEPROM. There are two EEPROM fault flags, NVM Error and EE Error. These flags are set for the following:

- Insufficient EEPROM programming voltage
- Corrected error
- Uncorrected error

See Table 3 for a description of when the two EEPROM error flags are set.

| Error Flag | Registor Bit | Setting                                                                                                                            |
|------------|--------------|------------------------------------------------------------------------------------------------------------------------------------|
| NVM Error  | 0x5E[4]      | <ul><li>0: Normal Operation.</li><li>1: Insufficient EEPROM programming voltage or ECC error (Corrected or Uncorrected).</li></ul> |
| EE Error   | 0x85[0]      | 0: Normal operation.<br>1: Insufficient EEPROM programming voltage.                                                                |

#### Table 3. EEPROM Error Fault Flags

To clear these errors write a 1 to the NVM Error flag, 0x5E[4].

# 5. Revision History

| Revision | Date         | Description                                                   |
|----------|--------------|---------------------------------------------------------------|
| 1.01     | Dec 19, 2022 | Updated Table 2.<br>Updated EEPROM Programming Steps section. |
| 1.00     | Jun 30, 2022 | Initial Release                                               |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/