# **RENESAS** FemtoClock<sup>®</sup> Crystal-to-3.3V LVPECL Frequency Synthesizer

# 843002-01

# DATASHEET

# **GENERAL DESCRIPTION**

The 843002-01 is a 2 output LVPECL synthesizer optimized to generate Ethernet reference clock frequencies. Using a 25MHz 18pF parallel resonant crystal, the following frequencies can be generated based on the 2 frequency select pins (F\_SEL[1:0]): 156.25MHz, 125MHz, and 62.5MHz. The 843002-01 uses ICS'  $3^{rd}$  generation low phase noise VCO technology and can achieve 1ps or lower typical rms phase jitter, easily meeting Ethernet jitter requirements. The 843002-01 is packaged in a small 20-pin TSSOP package.

# **F**EATURES

- Two 3.3V LVPECL outputs
- Selectable crystal oscillator interface or LVCMOS single-ended input
- Supports the following input frequencies: 156.25MHz, 125MHz and 62.5MHz
- VCO range: 560MHz 680MHz
- RMS phase jitter @ 156.25MHz, using a 25MHz crystal (1.875MHz-20MHz): 0.54ps (typical)
- Typical phase noise at 156.25MHz

Phase noise:

| Offset | Noise Power  |
|--------|--------------|
| 100Hz  | 97.3 dBc/Hz  |
| 1KHz   | 119.1 dBc/Hz |
| 10KHz  | 126.4 dBc/Hz |
| 100KHz | 127.6 dBc/Hz |

- Full 3.3V supply mode
- · Lead-Free package fully RoHS compliant
- -30°C to 85°C ambient operating temperature

**PIN ASSIGNMENT** 

nc 🖵 1 Vcco 🗖 2

Q0 🗖 3

nQ0 🗖 4

nc 🗖 7

VCCA C 8

F\_SEL0 
9
Vcc 
10

MR **5** nPLL\_SEL **6**  20 Vcco

19 🗖 Q1

18 🗖 nQ1

17 🗖 VEE

16 Vcc 15 nXTAL\_SEL

11

843002-01

14 TEST\_CLK

F\_SEL1

13 XTAL\_IN 12 XTAL\_OUT

|        | Ir     | Output Frequency   |                    |              |
|--------|--------|--------------------|--------------------|--------------|
| F_SEL1 | F_SEL0 | M Divider<br>Value | N Divider<br>Value | (25MHz Ref.) |
| 0      | 0      | 25                 | 4                  | 156.25       |
| 0      | 1      | 25                 | 5                  | 125          |
| 1      | 0      | 25 10              |                    | 62.5         |
| 1      | 1      | Not l              | Jsed               | Not Used     |

# **BLOCK DIAGRAM**



### FREQUENCY SELECT FUNCTION TABLE

### TABLE 1. PIN DESCRIPTIONS

| Number | Name                 | Ту     | /ре      | Description                                                                                                                                                                                                                                                 |
|--------|----------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 7   | nc                   | Unused |          | No connect.                                                                                                                                                                                                                                                 |
| 2, 20  | V <sub>cco</sub>     | Power  |          | Output supply pins.                                                                                                                                                                                                                                         |
| 3, 4   | Q0, nQ0              | Ouput  |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 5      | MR                   | Input  | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 6      | nPLL_SEL             | Input  | Pulldown | Selects between the PLL and TEST_CLK as input to the dividers. When LOW, selects PLL (PLL Enable). When HIGH, deselects the reference clock (PLL Bypass). LVCMOS/LVTTL interface levels.                                                                    |
| 8      | V <sub>CCA</sub>     | Power  |          | Analog supply pin.                                                                                                                                                                                                                                          |
| 9, 11  | F_SEL0,<br>F_SEL1    | Input  | Pulldown | Frequency select pins. LVCMOS/LVTTL interface levels.                                                                                                                                                                                                       |
| 10, 16 | V <sub>cc</sub>      | Power  |          | Core supply pin.                                                                                                                                                                                                                                            |
| 12, 13 | XTAL_OUT,<br>XTAL_IN | Input  |          | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.                                                                                                                                                                          |
| 14     | TEST_CLK             | Input  | Pulldown | LVCMOS/LVTTL clock input.                                                                                                                                                                                                                                   |
| 15     | nXTAL_SEL            | Input  | Pulldown | Selects between crystal or TEST_CLK inputs as the the PLL Reference source. Selects XTAL inputs when LOW. Selects TEST_CLK when HIGH. LVCMOS/LVTTL interface levels.                                                                                        |
| 17     | V <sub>EE</sub>      | Power  |          | Negative supply pins.                                                                                                                                                                                                                                       |
| 18, 19 | nQ1, Q1              | Output |          | Differential output pair. LVPECL interface levels.                                                                                                                                                                                                          |
| 2, 20  | V <sub>cco</sub>     | Power  |          | Output supply pins.                                                                                                                                                                                                                                         |

NOTE: refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |



### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, V <sub>cc</sub>                                | 4.6V                     |
|----------------------------------------------------------------|--------------------------|
| Inputs, V <sub>I</sub>                                         | -0.5V to $V_{cc}$ + 0.5V |
| Outputs, I <sub>o</sub><br>Continuous Current<br>Surge Current | 50mA<br>100mA            |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{J\!A}}$     | 73.2°C/W (0 lfpm)        |
| Storage Temperature, $T_{STG}$                                 | -65°C to 150°C           |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

## Table 3A. Power Supply DC Characteristics, $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 10\%$ , TA = -30°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>cc</sub>  | Core Supply Voltage   |                 | 2.97    | 3.3     | 3.63    | V     |
| V <sub>CCA</sub> | Analog Supply Voltage |                 | 2.97    | 3.3     | 3.63    | V     |
| V <sub>cco</sub> | Output Supply Voltage |                 | 2.97    | 3.3     | 3.63    | V     |
| I                | Power Supply Current  |                 |         |         | 135     | mA    |
| I <sub>cc</sub>  | Core Supply Current   |                 |         |         | 100     | mA    |
| I <sub>CCA</sub> | Analog Supply Current |                 |         |         | 15      | mA    |
| I <sub>cco</sub> | Output Supply Current |                 |         |         | 31      | mA    |

TABLE 3B. LVCMOS / LVTTL DC Characteristics,  $V_{cc} = V_{cca} = V_{cco} = 3.3V \pm 10\%$ , TA = -30°C to 85°C

| Symbol          | Parameter             |                                            | Test Conditions                         | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------|--------------------------------------------|-----------------------------------------|---------|---------|---------|-------|
| V <sub>IH</sub> | Input High Vol        | tage                                       |                                         | 2       |         | V + 0.3 | V     |
| V               | Input<br>Low Voltage  | nPLL_SEL, nXTAL_SEL,<br>F_SEL0, F_SEL1, MR |                                         | -0.3    |         | 0.8     | V     |
|                 | Low vollage           | TEST_CLK                                   |                                         | -0.3    |         | 1.0     | V     |
| I <sub>IH</sub> | Input<br>High Current | TEST_CLK, MR, nPLL_<br>SEL, nXTAL_SEL      | $V_{\rm CC} = V_{\rm IN} = 3.63 V$      |         |         | 150     | μA    |
| I <sub>IL</sub> | Input<br>Low Current  | TEST_CLK, MR, nPLL_<br>SEL, nXTAL_SEL      | $V_{\rm CC} = 3.63 V, V_{\rm IN} = 0 V$ | -5      |         |         | μA    |

## TABLE 3C. LVPECL DC Characteristics, $V_{CC} = V_{CCA} = V_{CCO} = 3.3V \pm 10\%$ , TA = -30°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>cco</sub> - 1.4 |         | V <sub>cco</sub> - 0.9 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>cco</sub> - 2.0 |         | V <sub>cco</sub> - 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with 50 to V  $_{\rm cco}$  - 2V.

#### TABLE 4. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum | Typical   | Maximum | Units |
|------------------------------------|-----------------|---------|-----------|---------|-------|
| Mode of Oscillation                |                 | Fu      | Indamenta | ıl      |       |
| Frequency                          |                 | 22.4    | 25        | 27.2    | MHz   |
| Equivalent Series Resistance (ESR) |                 |         |           | 50      | Ω     |
| Shunt Capacitance                  |                 |         |           | 7       | pF    |

NOTE: Characterized using an 18pF parallel resonant crystal.

Table 5. AC Characteristics,  $V_{_{\rm CC}}$  =  $V_{_{\rm CCA}}$  =  $V_{_{\rm CCO}}$  = 3.3V±10%, TA = -30°C to 85°C

| Symbol                          | Parameter                | Test Conditions               | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------|-------------------------------|---------|---------|---------|-------|
|                                 |                          | F_SEL[1,:0] = 00              | 140     |         | 170     | MHz   |
| f <sub>out</sub>                | Output Frequency         | F_SEL[1,:0] = 01              | 112     |         | 136     | MHz   |
|                                 |                          | F_SEL[1,:0] = 10              | 56      |         | 68      | MHz   |
| tsk(o)                          | Output Skew; NOTE 1, 2   |                               |         |         | 20      | ps    |
|                                 |                          | 156.25MHz, (1.875MHz - 20MHz) |         | 0.54    |         | ps    |
| tjit(Ø)                         | RMS Phase Jitter; NOTE 3 | 125MHz, (1.875MHz - 20MHz)    |         | 0.60    |         | ps    |
|                                 |                          | 62.5MHz, (1.875MHz - 20MHz)   |         | 0.79    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time    | 20% to 80%                    | 300     |         | 600     | ps    |
| odc                             | Output Duty Cycle        |                               | 49      |         | 51      | %     |

NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions.

Measured at  $V_{cco}/2$ . NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Phase jitter is dependent on the input source used.



#### OFFEET FREQUENCY (Hz)





# **PARAMETER MEASUREMENT INFORMATION**

# **APPLICATION INFORMATION**

### **POWER SUPPLY FILTERING TECHNIQUES**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 843002-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{cc}$ ,  $V_{ccA}$ , and  $V_{cco}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 1* illustrates how a 10 $\Omega$  resistor along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each  $V_{ccA}$ .



FIGURE 1. POWER SUPPLY FILTERING

## **TERMINATION FOR 3.3V LVPECL OUTPUT**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to

drive  $50\Omega$  transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 2A and 2B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 2A. LVPECL OUTPUT TERMINATION



FIGURE 2B. LVPECL OUTPUT TERMINATION

## **C**RYSTAL INPUT INTERFACE

The 843002-01 has been characterized with 18pF parallel res- were determined using a 25MHz 18pF parallel resonant crystal onant crystals. The capacitor values shown in Figure 3 below

and were chosen to minimize the ppm error.



### LAYOUT GUIDELINE

*Figure 4A* shows a schematic example of the 843002-01. An example of LVEPCL termination is shown in this schematic. Additional LVPECL termination approaches are shown in the LVPECL Termination Application Note. In this example, an 18

pF parallel resonant 26.5625MHz crystal is used. The C1=27pF and C2=33pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy.



FIGURE 4A. 843002-01 SCHEMATIC EXAMPLE

# PC BOARD LAYOUT EXAMPLE

*Figure 4B* shows an example of 843002-01 P.C. board layout. The crystal X1 footprint shown in this example allows installation of either surface mount HC49S or through-hole HC49 package. The footprints of other components in this example are listed in



FIGURE 4B. 843002-01 PC BOARD LAYOUT EXAMPLE

the *Table 6.* There should be at least one decoupling capacitor per power pin. The decoupling capacitors should be located as close as possible to the power pins. The layout assumes that the board has clean analog power ground plane.

| TABLE | 6. | FOOTPRINT | TABLE |
|-------|----|-----------|-------|
|-------|----|-----------|-------|

| Reference          | Size |
|--------------------|------|
| C1, C2             | 0402 |
| C3                 |      |
| C4, C5, C6, C7, C8 |      |
| R2                 |      |

NOTE: Table 6, lists component sizes shown in this layout example.

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the 843002-01. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 843002-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 10\% = 3.63V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.63V \* 135mA = **490mW**
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power (3.63V, with all outputs switching) = 490mW + 60mW = 550mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{JA} * Pd_{total} + T_A$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.550W * 66.6^{\circ}C/W = 121.6^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 7. THERMAL RESISTANCE $\theta_{\text{JA}}$ for 20-pin TSSOP, Forced Convection

| θJA by Velocity (Linear Feet per Minute)     |           |          |          |
|----------------------------------------------|-----------|----------|----------|
|                                              | 0         | 200      | 500      |
| Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 73.2°C/W  | 66.6°C/W | 63.5°C/W |

**NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load. LVPECL output driver circuit and termination are shown in *Figure 5*.



To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>cco</sub>- 2V.

• For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} - 0.9V$ 

 $(V_{CCO_{MAX}} - V_{OH_{MAX}}) = 0.9V$ 

• For logic low,  $V_{OUT} = V_{OL_{MAX}} = V_{CCO_{MAX}} - 1.7V$ 

 $(V_{CCO_MAX} - V_{OL_MAX}) = 1.7V$ 

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

 $Pd_{H} = [(V_{OH_{MAX}} - (V_{CCO_{MAX}} - 2V))/R_{L}] * (V_{CCO_{MAX}} - V_{OH_{MAX}}) = [(2V - (V_{CCO_{MAX}} - V_{OH_{MAX}}))/R_{L}] * (V_{CCO_{MAX}} - V_{OH_{MAX}}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$ 

 $Pd_{L} = [(V_{OL_{MAX}} - (V_{CCO_{MAX}} - 2V))/R_{L}] * (V_{CCO_{MAX}} - V_{OL_{MAX}}) = [(2V - (V_{CCO_{MAX}} - V_{OL_{MAX}}))/R_{L}] * (V_{CCO_{MAX}} - V_{OL_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

# **R**ELIABILITY INFORMATION

# Table 8. $\boldsymbol{\theta}_{JA} \text{vs.}$ Air Flow Table for 20 Lead TSSOP

|                                              | 0         | 200      | 500      |
|----------------------------------------------|-----------|----------|----------|
| Single-Layer PCB, JEDEC Standard Test Boards | 114.5°C/W | 98.0°C/W | 88.0°C/W |
| Multi-Layer PCB, JEDEC Standard Test Boards  | 73.2°C/W  | 66.6°C/W | 63.5°C/W |

#### TRANSISTOR COUNT

The transistor count for 843002-01 is: 2955



PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP

TABLE 9. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |      |  |
|--------|-------------|------|--|
| STMBOL | MIN         | МАХ  |  |
| N      | 20          |      |  |
| А      |             | 1.20 |  |
| A1     | 0.05        | 0.15 |  |
| A2     | 0.80        | 1.05 |  |
| b      | 0.19        | 0.30 |  |
| С      | 0.09        | 0.20 |  |
| D      | 6.40        | 6.60 |  |
| E      | 6.40 BASIC  |      |  |
| E1     | 4.30        | 4.50 |  |
| е      | 0.65 BASIC  |      |  |
| L      | 0.45        | 0.75 |  |
| α      | 0°          | 8°   |  |
| aaa    |             | 0.10 |  |

Reference Document: JEDEC Publication 95, MO-153

## TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature   |
|-------------------|--------------|---------------------------|--------------------|---------------|
| ICS843002AG-01LF  | ICS43002A01L | 20 Lead "Lead-Free" TSSOP | tube               | -30°C to 85°C |
| ICS843002AG-01LFT | ICS43002A01L | 20 Lead "Lead-Free" TSSOP | tape & reel        | -30°C to 85°C |

NOTE: Parts that are ordered with an "LF" to the part number are the Pb-Free configuration and are RoHS compliant.

| REVISION HISTORY SHEET |       |         |                                                                                                                 |         |
|------------------------|-------|---------|-----------------------------------------------------------------------------------------------------------------|---------|
| Rev                    | Table | Page    | Description of Change                                                                                           | Date    |
| Α                      | T10   | 1<br>15 | Added Lead-Free bullet in Features Section.<br>Added Lead-Free Part/Order Number in Ordering Information table. | 1/5/05  |
| Α                      | T10   | 15      | Added Lead-Free Marking to Ordering Information Table.                                                          | 1/11/05 |
| В                      | T5    | 4       | AC Characteristics Table - delete Propagation Delay.                                                            | 5/6/05  |
| В                      | T10   | 15      | Ordering Information - removed leaded devices.<br>Updated datasheet format.                                     | 4/6/15  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.