DATA SHEET

# **General Description**

The ICS843002I-41 is a PLL based synchronous clock generator that is optimized for SONET/SDH line card applications where jitter attenuation and frequency translation is needed. The device contains two internal PLL stages that are cascaded in series. The first PLL stage uses a VCXO which is optimized to provide reference clock jitter attenuation and to be jitter tolerant, and to provide a stable reference clock for the 2nd PLL stage (typically 19.44MHz). The second PLL stage provides additional frequency multiplication (x32), and it maintains low output jitter by using a low phase noise FemtoClock™VCO. PLL multiplication ratios are selected from internal lookup tables using device input selection pins. The device performance and the PLL multiplication ratios are optimized to support non-FEC (non-Forward Error Correction) SONET/SDH applications with rates up to OC-48 (SONET) or STM-16 (SDH). The VCXO requires the use of an external, inexpensive pullable crystal. VCXO PLL uses external passive loop filter components which are used to optimize the PLL loop bandwidth and damping characteristics for the given line card application.

The ICS843002I-41 includes two clock input ports. Each one can accept either a single-ended or differential input. Each input port also includes an activity detector circuit, which reports input clock activity through the LOR0 and LOR1 logic output pins. The two input ports feed an input selection mux. "Hitless switching" is accomplished through proper filter tuning. Jitter transfer and wander characteristics are influenced by loop filter tuning, and phase transient performance is influenced by both loop filter tuning and alignment error between the two reference clocks.

Typical ICS843002I-41 configuration in SONET/SDH Systems:

- VCXO 19.44MHz crystal
- Input Reference clock frequency selections: 19.44MHz, 38.88MHz, 77.76MHz, 155.52MHz, 311.04MHz, 622.08MHz
- Output clock frequency selections: 19.44MHz, 77.76MHz, 155.52MHz, 311.04MHz, 622.08MHz, Hi-Z

### **Features**

- Two Differential LVPECL outputs
- Selectable CLKx, nCLKx differential input pairs
- CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL or single-ended LVCMOS or LVTTL levels
- Maximum output frequency: 700MHz
- FemtoClock VCO frequency range: 560MHz 700MHz
- RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal (12kHz to 20MHz): 0.81ps (typical)
- Full 3.3V or mixed 3.3V core/2.5V output operating supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

# **Pin Assignment**



ICS843002I-41

32-Lead VFQFN 5mm x 5mm x 0.925mm package body K Package **Top View** 



# **Block Diagram**



NOTE: 19.44MHz VCXO crystal shown is typical for SONET/SDH device applications.



**Table 1. Pin Descriptions** 

| Number           | Name                         | Тур                    | е                  | Description                                                                                   |
|------------------|------------------------------|------------------------|--------------------|-----------------------------------------------------------------------------------------------|
| 1, 2             | LF1, LF0                     | Analog<br>Input/Output |                    | Loop filter connection node pins.                                                             |
| 3                | ISET                         | Analog<br>Input/Output |                    | Charge pump current setting pin.                                                              |
| 4                | V <sub>CC</sub>              | Power                  |                    | Core power supply pin.                                                                        |
| 5                | CLK0                         | Input                  | Pulldown           | Non-inverting differential clock input.                                                       |
| 6                | nCLK0                        | Input                  | Pullup<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 bias voltage when left floating.       |
| 7                | CLK_SEL                      | Input                  | Pulldown           | Input clock select. LVCMOS/LVTTL interface levels. See Table 3A.                              |
| 8                | QA_SEL2                      | Input                  | Pulldown           | Output divider control for QA/nQA LVPECL outputs. LVCMOS/LVTTL interface levels.See Table 3C. |
| 9,<br>10         | QA_SEL1,<br>QA_SEL0          | Input                  | Pullup             | Output divider control for QA/nQA LVPECL outputs. LVCMOS/LVTTL interface levels.See Table 3C. |
| 11               | QB_SEL2                      | Input                  | Pulldown           | Output divider control for QB/nQB LVPECL outputs. LVCMOS/LVTTL interface levels.See Table 3C. |
| 12,<br>13        | QB_SEL1,<br>QB_SEL0          | Input                  | Pullup             | Output divider control for QB/nQB LVPECL outputs. LVCMOS/LVTTL interface levels.See Table 3C. |
| 14               | V <sub>CCA</sub>             | Power                  |                    | Analog supply pin.                                                                            |
| 15, 16           | QA, nQA                      | Output                 |                    | Differential clock output pair. LVPECL interface levels.                                      |
| 17, 27           | V <sub>EE</sub>              | Power                  |                    | Negative supply pins.                                                                         |
| 18, 19           | QB, nQB                      | Output                 |                    | Differential clock output pair. LVPECL interface levels.                                      |
| 20               | V <sub>CCO_LVPECL</sub>      | Power                  |                    | Output supply pin for LVPECL outputs.                                                         |
| 21               | V <sub>CCO_LVCMOS</sub>      | Power                  |                    | Output supply pin for LVCMOS/LVTTL outputs.                                                   |
| 22               | nc                           | Unused                 |                    | No connect.                                                                                   |
| 23               | LOR1                         | Output                 |                    | Alarm output, loss of reference for CLK1/nCLK1. LVCMOS/LVTTL interface levels.                |
| 24               | LOR0                         | Output                 |                    | Alarm output, loss of reference for CLK0/nCLK0. LVCMOS/LVTTL interface levels.                |
| 25               | nCLK1                        | Input                  | Pullup<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 bias voltage when left floating.       |
| 26               | CLK1                         | Input                  | Pulldown           | Non-inverting differential clock input.                                                       |
| 28,<br>29,<br>30 | R_SEL0,<br>R_SEL1,<br>R_SEL2 | Input                  | Pulldown           | Input divider selection. LVCMOS/LVTTL interface levels. See Table 3B.                         |
| 31,<br>32        | XTAL_OUT,<br>XTAL_IN         | Input                  |                    | Crystal oscillator interface. The XTAL_IN is the input. XTAL_OUT is the output.               |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.



# **Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 50      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 50      |         | kΩ    |

# **Function Tables**

## **Table 3A. Input Reference Selection Function Table**

| Input   | Function       |  |  |
|---------|----------------|--|--|
| CLK_SEL | Input Selected |  |  |
| 0       | CLK0/nCLK0     |  |  |
| 1       | CLK1/nCLK1     |  |  |

## **Table 3B. Input Reference Divider Selection Function Table**

|        | Inputs |        | Function                        |
|--------|--------|--------|---------------------------------|
| R_SEL2 | R_SEL1 | R_SEL0 | R Divider Value or State        |
| 0      | 0      | 0      | ÷1                              |
| 0      | 0      | 1      | ÷2                              |
| 0      | 1      | 0      | ÷4                              |
| 0      | 1      | 1      | ÷8                              |
| 1      | 0      | 0      | ÷16                             |
| 1      | 0      | 1      | ÷32                             |
| 1      | 1      | 0      | bypass VCXO PLL                 |
| 1      | 1      | 1      | bypass VCXO and FemtoClock PLLs |

## **Table 3B. Output Divider Selection Function Table**

|         | Inputs  |         | Function                                                                   |
|---------|---------|---------|----------------------------------------------------------------------------|
| QX_SEL2 | QX_SEL1 | QX_SEL0 | Output Divider Value or State                                              |
| 0       | 0       | 0       | Output QX/nQX (Hi-Z)                                                       |
| 0       | 0       | 1       | ÷32                                                                        |
| 0       | 1       | 0       | ÷8                                                                         |
| 0       | 1       | 1       | ÷4                                                                         |
| 1       | 0       | 0       | ÷16                                                                        |
| 1       | 0       | 1       | ÷2                                                                         |
| 1       | 1       | 0       | ÷1                                                                         |
| 1       | 1       | 1       | Output QX at LVPECL V <sub>OL</sub> , Output nQX at LVPECL V <sub>OH</sub> |



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                             | Rating                                  |
|------------------------------------------------------------------|-----------------------------------------|
| Supply Voltage, V <sub>CC</sub>                                  | 4.6V                                    |
| Inputs, V <sub>I</sub>                                           | -0.5V to V <sub>CC</sub> + 0.5V         |
| Outputs, V <sub>O</sub> (LVCMOS)                                 | -0.5V to V <sub>CCO_LVCMOS</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL) Continuos Current Surge Current | 50mA<br>100mA                           |
| Package Thermal Impedance, θ <sub>JA</sub>                       | 37°C/W (0 mps)                          |
| Storage Temperature, T <sub>STG</sub>                            | -65°C to 150°C                          |

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO\_LVCMOS}$ ,  $V_{CCO\_LVPECL} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                    | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|---------------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>CC</sub>           | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>CCA</sub>          | Analog Supply Voltage |                 | V <sub>CC</sub> - 0.15 | 3.3     | V <sub>CC</sub> | V     |
| V <sub>CCO_LVCMOS</sub> , | Output Cupply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>CCO_LVPECL</sub>   | Output Supply Voltage |                 | 2.375                  | 2.5     | 2.625           | V     |
| I <sub>EE</sub>           | Power Supply Current  |                 |                        |         | 210             | mA    |
| I <sub>CCA</sub>          | Analog Supply Current |                 |                        |         | 15              | mA    |



Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO\_LVCMOS} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol          | Parameter           |                                                | Test Conditions                                                        | Minimum | Typical | Maximum               | Units |
|-----------------|---------------------|------------------------------------------------|------------------------------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage  |                                                |                                                                        | 2       |         | V <sub>CC</sub> + 0.3 | ٧     |
| V <sub>IL</sub> | Input Low Voltage   |                                                |                                                                        | -0.3    |         | 0.8                   | ٧     |
|                 |                     | QA_SEL[0:1],<br>QB_SEL[0:1]                    | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V                             |         |         | 5                     | μΑ    |
| I <sub>IH</sub> | Input High Current  | CLK_SEL,<br>QA_SEL2,<br>QB_SEL2,<br>R_SEL[0:2] | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V                             |         |         | 150                   | μΑ    |
| I <sub>IL</sub> | Input Low Current   | QA_SEL[0:1],<br>QB_SEL[0:1]                    | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V                         | -150    |         |                       | μΑ    |
|                 |                     | CLK_SEL,<br>QA_SEL2,<br>QB_SEL2,<br>R_SEL[0:2] | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V                         | -5      |         |                       | μΑ    |
| V               | Output High Voltage | LOR0, LOR1                                     | $V_{CCO\_LVCMOS} = 3.465V,$ $I_{OH} = 1 \text{mA}$                     | 2.6     |         |                       | V     |
| V <sub>OH</sub> | Output High Voltage |                                                | $V_{\text{CCO\_LVCMOS}} = 2.625\text{V},$ $I_{\text{OH}} = 1\text{mA}$ | 1.8     |         |                       | V     |
| V <sub>OL</sub> | Output Low Voltage  | LOR0, LOR1                                     | $V_{CCO\_LVCMOS} = 3.465V$ or 2.625V, $I_{OL} = -1$ mA                 |         |         | 0.5                   | V     |

Table 4C. Differential DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO\_LVPECL} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol               | Parameter                            |                           | Test Conditions                                | Minimum               | Typical | Maximum                | Units |
|----------------------|--------------------------------------|---------------------------|------------------------------------------------|-----------------------|---------|------------------------|-------|
| I <sub>IH</sub>      | Input High Current                   | CLK0/nCLK0,<br>CLK1/nCLK1 | $V_{CC} = V_{IN} = 3.465V$                     |                       |         | 150                    | μА    |
| I <sub>IL</sub> Inpu | Input Low Current                    | CLK0, CLK1                | $V_{CC} = 3.465V, V_{IN} = 0V$                 | -5                    |         |                        | μΑ    |
|                      | Input Low Current                    | nCLK0, nCLK1              | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                  |         |                        | μΑ    |
| $V_{PP}$             | Peak-to-Peak Voltage; NOTE 1         |                           |                                                | 0.15                  |         | 1.3                    | V     |
| V <sub>CMR</sub>     | Common Mode Input Voltage; NOTE 1, 2 |                           |                                                | V <sub>EE</sub> + 0.5 |         | V <sub>CC</sub> - 0.85 | V     |

NOTE 1:  $V_{\rm IL}$  cannot be less than -0.3V

NOTE 2: Common mode input voltage is defined as V<sub>IH</sub>.

Table 4D. LVPECL DC Characteristics,  $V_{CC} = V_{CCO\_LVPECL} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol             | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|--------------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CCO</sub> – 1.4 |         | V <sub>CCO</sub> – 0.9 | V     |
| $V_{OL}$           | Output Low Voltage; NOTE 1        |                 | V <sub>CCO</sub> – 2.0 |         | V <sub>CCO</sub> – 1.7 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{CCO\_LVPECL}$  – 2V. See Parameter Measurement Information section, *Output Load Test Circuit diagram*.



Table 4E. LVPECL DC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO\_LVPECL} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40$ °C to 85°C

| Symbol          | Parameter                         | Test Conditions | Minimum                | Typical | Maximum                | Units |
|-----------------|-----------------------------------|-----------------|------------------------|---------|------------------------|-------|
| V <sub>OH</sub> | Output High Voltage; NOTE 1       |                 | V <sub>CCO</sub> – 1.4 |         | V <sub>CCO</sub> – 0.9 | V     |
| V <sub>OL</sub> | Output Low Voltage; NOTE 1        |                 | V <sub>CCO</sub> - 2.0 |         | V <sub>CCO</sub> – 1.5 | V     |
| $V_{SWING}$     | Peak-to-Peak Output Voltage Swing |                 | 0.4                    |         | 1.0                    | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{CCO\_LVPECL} - 2V$ . See Parameter Measurement Information section, *Output Load Test Circuit diagram*.

### **AC Electrical Characteristics**

Table 5. AC Characteristics,  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{CCO\_LVCMOS} = V_{CCO\_LVPECL} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol                          | Parameter                            | Test Conditions                                | Minimum | Typical | Maximum | Units |
|---------------------------------|--------------------------------------|------------------------------------------------|---------|---------|---------|-------|
| f <sub>OUT</sub>                | Output Frequency                     |                                                | 19.44   |         | 700     | MHz   |
| tsk(o)                          | Output Skew; NOTE 1, 2               |                                                |         |         | 150     | ps    |
| tjit(Ø)                         | RMS Phase Jitter (Random);<br>NOTE 3 | 155.52MHz,<br>Integration Range: 12kHz – 20MHz |         | 0.81    |         | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                | 20% to 80%                                     | 100     |         | 800     | ps    |
| odc                             | Output Duty Cycle                    |                                                | 45      |         | 55      | %     |

See Parameter Measurement Information section.

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Defined as skew between outputs at the same supply voltage, same frequency, and with equal load conditions.

Measured at the output differential cross points.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Please refer to the Phase Noise plots.



# Typical Phase Noise at 155.52MHz





## **Parameter Measurement Information**



3.3V Core/3.3V LVPECL Output Load AC Test Circuit



3.3V Core/2.5V LVPECL Output Load AC Test Circuit



**Differential Input Level** 



**Output Skew** 



**RMS Phase Jitter** 



**Output Rise/Fall Time** 





**Output Duty Cycle/Pulse Width/Period** 

# **Application Information**

## **Recommendations for Unused Input and Output Pins**

## Inputs:

### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLKx and nCLKx can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLKx to ground.

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## **Outputs:**

### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **LVCMOS Outputs**

All unused LVCMOS output can be left floating. There should be no trace attached.



## **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS843002I-41 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC,}$   $V_{CCO,LVPECL}$  and  $V_{CCO,LVCMOS}$  should be individually connected to the power supply plane through vias, and 0.01 $\mu\text{F}$  bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic  $V_{CC}$  pin and also shows that  $V_{CCA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu\text{F}$  bypass capacitor be connected to the  $V_{CCA}$  pin.



Figure 1. Power Supply Filtering

## Wiring the Differential Input to Accept Single Ended Levels

Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF =  $V_{CC}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{CC} = 3.3V$ , V\_REF should be 1.25V and R2/R1 = 0.609.



Figure 2. Single-Ended Signal Driving Differential Input



### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 3A to 3F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver

component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



Figure 3A. HiPerClockS CLK/nCLK Input
Driven by an IDT Open Emitter
HiPerClockS LVHSTL Driver



Figure 3B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver



Figure 3C. HiPerClockS CLK/nCLK Input
Driven by a 3.3V LVPECL Driver



Figure 3D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver



Figure 3E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver



Figure 3F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver



#### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 4*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)



## **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 5A. 3.3V LVPECL Output Termination



Figure 5B. 3.3V LVPECL Output Termination



## **Termination for 2.5V LVPECL Outputs**

Figure 6A and Figure 6B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{CCO}-2V$ . For  $V_{CCO}=2.5V$ , the  $V_{CCO}-2V$  is very close to

ground level. The R3 in Figure 6B can be eliminated and the termination is shown in *Figure 6C*.



Figure 6A. 2.5V LVPECL Driver Termination Example



Figure 6B. 2.5V LVPECL Driver Termination Example



Figure 6C. 2.5V LVPECL Driver Termination Example



## **Schematic Example**

Figure 7 shows a schematic example of the ICS843002I-41 application schematic. In this example, the device is operated at VCC = 3.3V. The decoupling capacitors should be located as close as possible to the power pin. The input is driven by a 3.3V LVPECL

driver. The 2-pole filter example is used in this schematic. Please refer to the ICS843002I-41 datasheet for additional loop filter recommendations.



Figure 7. ICS843002I-41 Schematic Example

## Loss of Reference Indicator (LOR0 and LOR1) Output Pins

The LOR0 and LOR1 pins are controlled by the internal clock activity monitor circuits. The clock activity monitor circuits are clocked by the VCXO PLL phase detector feedback clock. The LOR output is asserted high if there are three consecutive feedback clock edges without any reference clock edges (in both

cases, either a negative or positive transition is counted as an "edge"). The LOR output will otherwise be low. In a phase detector observation interval, the activity monitor does not flag excessive reference transitions as an error. The monitor only distinguishes between transitions occurring and no transitions occurring.



#### VCXO-PLL EXTERNAL COMPONENTS

Choosing the correct external components and having a proper printed circuit board (PCB) layout is a key task for quality operation of the VCXO-PLL. In choosing a crystal, special precaution must be taken with the package and load capacitance (C<sub>L</sub>). In addition, frequency, accuracy and temperature range must also be considered. Since the pulling range of a crystal also varies with the package, it is recommended that a metal-canned package like HC49 be used. Generally, a metal-canned package has a larger pulling range than a surface mounted device (SMD). For crystal selection information, refer to the VCXO Crystal Selection Application Note.

The crystal's load capacitance  $C_L$  characteristic determines it resonating frequency and is closely related to the VCXO tuning range. The total external capacitance seen by the crystal when installed on a board is the sum of the stray board capacitance, IC package lead capacitance, internal varactor capacitance and any installed tuning capacitors  $(C_{TLINF})$ .

If the crystal  $C_L$  is greater than the total external capacitance, the VCXO will oscillate at a higher frequency than the crystal specification. If the crystal ( $C_L$ ) is lower than the total external capacitance, the VCXO will oscillate at a lower frequency than the crystal specification. In either case, the absolute tuning range is

reduced. The correct value of  $C_L$  is dependant on the characteristics of the VCXO. The recommended  $C_L$  in the Crystal Parameter Table balances the tuning range by centering the tuning curve.

The VCXO-PLL Loop Bandwidth Selection Table shows  $R_S$ ,  $C_S$  and  $C_P$  values for recommended high, mid and low loop bandwidth configurations. The device has been characterized using these parameters. For other configurations, refer to the Loop Filter Component Selection for VCXO Based PLLs Application Note.

The crystal and external loop filter components should be kept as close as possible to the device. Loop filter and crystal traces should be kept short and separated from each other. Other signal traces should be kept separate and not run underneath the device, loop filter or crystal components.



#### **VCXO Characteristics Table**

| Symbol              | Parameter                 | Typical | Units |
|---------------------|---------------------------|---------|-------|
| k <sub>VCXO</sub>   | VCXO Gain                 | 5800    | Hz/V  |
| C <sub>V_LOW</sub>  | Low Varactor Capacitance  | 12.6    | pF    |
| C <sub>V_HIGH</sub> | High Varactor Capacitance | 24.5    | pF    |

#### VCXO-PLL Loop Bandwidth Selection Table

| Bandwidth    | Crystal Frequency (MHz) | $\mathbf{R}_{S}$ (k $\Omega$ ) | <b>C</b> <sub>S</sub> (μ <b>F</b> ) | C <sub>P</sub> (μ <b>F</b> ) | $\mathbf{R}_{SET}$ ( $\mathbf{k}\Omega$ ) |
|--------------|-------------------------|--------------------------------|-------------------------------------|------------------------------|-------------------------------------------|
| 10Hz (Low)   | 19.44                   | 5                              | 1.0                                 | 0.10                         | 9.5                                       |
| 70Hz (Mid)   | 19.44                   | 10                             | 1.0                                 | 0.01                         | 4.75                                      |
| 100Hz (High) | 19.44                   | 15                             | 1.0                                 | 0.01                         | 4.75                                      |

### **Crystal Characteristics**

| Symbol                          | Parameter                    | Test Conditions | Minimum | Typical    | Maximum     | Units |
|---------------------------------|------------------------------|-----------------|---------|------------|-------------|-------|
|                                 | Mode of Oscillation          |                 |         | Fundamenta | al          |       |
| f <sub>N</sub>                  | Frequency                    |                 |         | 19.44      |             | MHz   |
| f <sub>T</sub>                  | Frequency Tolerance          |                 |         |            | ±20         | ppm   |
| $f_S$                           | Frequency Stability          |                 |         |            | ±20         | ppm   |
|                                 | Operating Temperature Range  |                 | -40     |            | +85         | 0C    |
| C <sub>L</sub>                  | Load Capacitance             |                 |         | 12         |             | pF    |
| Co                              | Shunt Capacitance            |                 |         | 4          |             | pF    |
| C <sub>O</sub> / C <sub>1</sub> | Pullability Ratio            |                 |         | 220        | 240         |       |
| ESR                             | Equivalent Series Resistance |                 |         |            | 50          | Ω     |
|                                 | Drive Level                  |                 |         |            | 1           | mW    |
|                                 | Aging @ 25 <sup>0</sup> C    |                 |         |            | ±3 per year | ppm   |



## **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS843002I-41. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS843002I-41 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 210mA = **727.65mW**
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 2 \* 30mW = 60mW

Total Power\_MAX (3.3V, with all outputs switching) = 727.65mW + 60mW = 787.65mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}\text{C} + 0.788\text{W} * 37^{\circ}\text{C/W} = 114.2^{\circ}\text{C}$ . This is below the limit of  $125^{\circ}\text{C}$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (single layer or multi-layer).

Table 6. Thermal Resistance  $\theta_{JA}$  for 48 Lead TQFP, Forced Convection

| θ <sub>JA</sub> by Velocity                 |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 37.0°C/W | 32.4°C/W | 29.0°C/W |  |



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 8.



Figure 8. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CCO} - 2V$ .

- For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CCO\_MAX</sub> 0.9V
   (V<sub>CCO\_MAX</sub> V<sub>OH\_MAX</sub>) = 0.9V
- For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CCO\_MAX</sub> 1.7V
   (V<sub>CCO\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.7V

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW$$

$$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW



# **Reliability Information**

# Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for a 32 Lead VFQFN

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |
|---------------------------------------------|----------|----------|----------|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 37.0°C/W | 32.4°C/W | 29.0°C/W |  |

## **Transistor Count**

The transistor count for ICS843002I-41 is: 5536



# **Package Outline and Package Dimensions**

Package Outline - K Suffix for 32-Lead VFQFN



NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pinout are shown on the front page. The package dimensions are in Table 8 below.

**Table 8. Package Dimensions** 

| JEDEC Variation: VHHD-2/-4 All Dimensions in Millimeters |                |                         |     |  |  |  |
|----------------------------------------------------------|----------------|-------------------------|-----|--|--|--|
| Symbol                                                   | Minimum        | Minimum Nominal Maximum |     |  |  |  |
| N                                                        |                | 32                      |     |  |  |  |
| Α                                                        | 0.80           | 0.80 1.00               |     |  |  |  |
| A1                                                       | 0              | 0 0.05                  |     |  |  |  |
| А3                                                       |                | 0.25 Ref.               |     |  |  |  |
| b                                                        | 0.18           | 0.18 0.25 0.30          |     |  |  |  |
| N <sub>D</sub> & N <sub>E</sub>                          | 8              |                         |     |  |  |  |
| D&E                                                      | 5.00 Basic     |                         |     |  |  |  |
| D2 & E2                                                  | 3.0            |                         | 3.3 |  |  |  |
| е                                                        | 0.50 Basic     |                         |     |  |  |  |
| L                                                        | 0.30 0.40 0.50 |                         |     |  |  |  |

Reference Document: JEDEC Publication 95, MO-220



# **Ordering Information**

# **Table 9. Ordering Information**

| Part/Order Number | Marking     | Package                   | Shipping Packaging | Temperature   |
|-------------------|-------------|---------------------------|--------------------|---------------|
| 843002AKI-41LF    | ICS002AI41L | "Lead-Free" 32 Lead VFQFN | Tray               | -40°C to 85°C |
| 843002AKI-41LFT   | ICS002AI41L | "Lead-Free" 32 Lead VFQFN | 2500 Tape & Reel   | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



# **Revision History Sheet**

| Rev | Table | Page    | Description of Change                                                                                                                                          | Date    |
|-----|-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| Α   | T4B   | 6       | LVCMOS DC Characteristics Table - added conditions to V <sub>OH</sub> and V <sub>OL</sub> .                                                                    | 1/22/09 |
| В   | 5     | 7       | AC Characteristics Table - changed output skew from 50 to 150                                                                                                  | 4/7/09  |
| В   | Т9    | 1<br>22 | General Description - Removed loop bandwidth bullet Removed reference to leaded devices Ordering Information - Removed leaded devices Updated datasheet format | 4/9/14  |



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.