# **General Description**

The 843252-45 is a 2 LVPECL output Synthesizer optimized to generate Ethernet reference clock frequencies. Using a 25MHz, 18pF parallel resonant crystal, the following frequencies can be generated: 156.25MHz and 125MHz. The 843252-45 uses IDT's 3rd generation low phase noise VCO technology and can achieve 1ps or lower typical rms phase jitter, easily meeting Ethernet jitter requirements. The 843252-45 is packaged in a small 16-pin TSSOP package.

### **Features**

- **•** Two differential LVPECL output pairs
- **•** Crystal oscillator interface designed for a 25MHz, 18pF parallel resonant crystal
- **•** A 25MHz crystal generates output frequencies of: 156.25MHz and 125MHz
- **•** VCO frequency: 625MHz
- **•** RMS Phase Jitter @ 156.25MHz, (1.875MHz 20MHz) using a 25MHz crystal: 0.54ps (typical)
- **•** Full 3.3V supply mode
- **•** 0°C to 70°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) package
- **•** For functional replacement part us 8T49N241

### **Block Diagram**



# **Pin Assignment**



**16-Lead TSSOP 4.4mm x 5.0mm x 0.925mm package body G Package**



### **Table 1. Pin Descriptions**

NOTE: *Pullup* refers to internal input resistors. See Table 2, *Pin Characteristics,* for typical values.

### **Table 2. Pin Characteristics**



### **Function Tables**



### Table 3A. CLK\_EN\_A Function Table **Table 3B. CLK\_EN\_B Function Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



### **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{CC} = V_{CCOA} = V_{CCOB} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C



### **Table 4B. LVCMOS/LVTTL DC Characteristics,** $V_{CC} = V_{CCOA} = V_{CCOB} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70<sup>o</sup>C



#### **Table 4C. LVPECL DC Characteristics,**  $V_{CC} = V_{CCOA} = V_{CCOB} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70<sup>o</sup>C



NOTE 1: Output termination with 50 $\Omega$  to  $V_{CCOAB} - 2V$ .

### **Table 5. Crystal Characteristics**



NOTE: Characterized using an 18pF parallel resonant crystal.

# **AC Electrical Characteristics**

### **Table 6. AC Characteristics,**  $V_{CC} = V_{CCOA} = V_{CCOB} = 3.3V \pm 5\%$ ,  $T_A = 0^{\circ}C$  to 70°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has been reached under these conditions.

Using a 25MHz, 18pF quartz crystal.

NOTE 1: Please refer to the Phase Noise plots.



### **Typical Phase Noise at 125MHz**

**Typical Phase Noise at 156.25MHz**



# RENESAS

# **Parameter Measurement Information**



**3.3V LVPECL Output Load AC Test Circuit**



**Output Rise/Fall Time**



**RMS Phase Jitter**



**Output Duty Cycle/Pulse Width/Period**

# **Application Information**

### **Recommendations for Unused Input Pins**

### **Inputs:**

#### **LVCMOS Control Pins**

All control pins have internal pullups; additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

### **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 843252-45 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{CC}$ ,  $V_{CCAA}$ ,  $V_{CCOA}$ , and V<sub>CCOB</sub> should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic V<sub>CC</sub> pin and also shows that  $V_{\text{CCA}}$  requires that an additional 10 $\Omega$  resistor along with a 10 $\mu$ F bypass capacitor be connected to the V<sub>CCA</sub> pin.

### **Outputs:**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.



**Figure 1. Power Supply Filtering**

### **Crystal Input Interface**

The 843252-45 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel



**Figure 2. Crystal Input Interface**

resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts.

### **LVCMOS to XTAL Interface**

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in *Figure 3.* The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output

impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be 100 $\Omega$ . This can also be accomplished by removing R1 and making R2 50 $\Omega$ .



**Figure 3. General Diagram for LVCMOS Driver to XTAL Input Interface**

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

 $3.3V$  $3.3V$  $Z_0 = 50\Omega$ Input LVPECL  $Z_0 = 50\Omega$  $R1$  $B<sub>2</sub>$ ≲  $50<sub>S</sub>$  $50\Omega$  $V_{CC} - 2V$ **RTT RTT** 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



**Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination**

### **Schematic Example**

*Figure 5* shows an example of 843252-45 application schematic. In this example, the device is operated at  $V_{CC} = 3.3V$ . The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. For different board layouts, the C1 and C2 may be slightly adjusted for

optimizing frequency accuracy. Two examples of LVPECL terminations are shown in this schematic. Additional termination approaches are shown in the *LVPECL Termination Application Note.*



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the 843252-45. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 843252-45 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core) $_{MAX}$  =  $V_{CC}$   $_{MAX}$   $*$   $I_{EE}$   $_{MAX}$  = 3.465V  $*$  75mA = 259.9mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 30mW = **60mW**

**Total Power**<sub> $-MAX$ </sub> (3.3V, with all outputs switching) = 259.9mW + 60mW = 319.9mW

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 92.4°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:

 $70^{\circ}$ C + 0.320W \* 92.4°C/W = 99.6°C. This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 7. Thermal Resistance  $\theta_{JA}$  for 16 Lead TSSOP, Forced Convection



#### **3. Calculations and Equations.**

# ENESAS

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in *Figure 6.*



**Figure 6. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of  $V_{CCO} - 2V$ .

- $\bullet$  For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CCO\_MAX</sub> 0.9V  $(V_{\text{CCO\_MAX}} - V_{\text{OH\_MAX}}) = 0.9V$
- $\bullet$  For logic low,  $\text{V}_{\text{OUT}}$  =  $\text{V}_{\text{OL\_MAX}}$  =  $\text{V}_{\text{CCO\_MAX}}$  1.7V  $(V_{\text{CCO\_MAX}} - V_{\text{OL\_MAX}}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

Pd\_H = [(V<sub>OH\_MAX</sub> – (V<sub>CCO\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CCO\_MAX</sub> – V<sub>OH\_MAX</sub>) = [(2V – (V<sub>CCO\_MAX</sub> – V<sub>OH\_MAX</sub>))/R<sub>L</sub>] \* (V<sub>CCO\_MAX</sub> – V<sub>OH\_MAX</sub>) =  $[(2V – 0.9V)/50 $\Omega$ ] * 0.9V = 19.8mW$ 

Pd\_L = [(V<sub>OL\_MAX</sub> – (V<sub>CCO\_MAX</sub> – 2V))/R<sub>L</sub>] \* (V<sub>CCO\_MAX</sub> – V<sub>OL\_MAX</sub>) = [(2V – (V<sub>CCO\_MAX</sub> – V<sub>OL\_MAX</sub>))/R<sub>L]</sub> \* (V<sub>CCO\_MAX</sub> – V<sub>OL\_MAX</sub>) =  $[(2V – 1.7V)/50<sup>Ω</sup>] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**

# **Reliability Information**

Table 8.  $\theta_{JA}$  vs. Air Flow Table for a 16 Lead TSSOP



### **Transistor Count**

The transistor count for 843252-45 is: 2039

# **Package Outline and Package Dimensions**



### **Package Outline - G Suffix for 16-Lead TSSOP Table 9. Package Dimensions for 16 Lead TSSOP**



Reference Document: JEDEC Publication 95, MO-153

# **Ordering Information**

### **Table 10. Ordering Information**



NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

# **Revision History Sheet**



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.