RENESAS

# **Description**

The 853S54I-01 is a 2:1/1:2 Multiplexer. The 2:1 Multiplexer allows one of 2 inputs to be selected onto one output pin and the 1:2 MUX switches one input to one of two outputs. This device may be useful for multiplexing multi-rate Ethernet PHYs which have 100Mbit and 1000Mbit transmit/receive pairs onto an optical SFP module which has a single transmit/receive pair. A  $3<sup>RD</sup>$  mode allows loop back testing and allows the output of a PHY transmit pair to be routed to the PHY input pair. For examples, please refer to the Application Block diagrams on pages 2-3 of the data sheet.

The 853S54I-01 is optimized for applications requiring very high performance and has a maximum operating frequency in 2.5GHz. The device is packaged in a small, 3mm x 3mm VFQFN package, making it ideal for use on space-constrained boards.

## **Features**

- **•** Dual 2:1, 1:2 MUX
- **•** Three LVPECL output pairs
- **•** Three differential clock inputs can accept: LVPECL, LVDS, CML
- **•** Loopback test mode available
- **•** Maximum output frequency: 2.5GHz
- **•** Propagation delay: 550ps (maximum)
- **•** Part-to-part skew: 275ps (maximum)
- **•** Additive phase jitter, RMS: 27fs (typical)
- **•** LVPECL mode operating voltage supply range:  $V_{CC}$  = 2.375V to 3.465V,  $V_{EE}$  = 0V
- **•** ECL mode operating voltage supply range:  $V_{CC} = 0V$ ,  $V_{EE} = -3.465V$  to -2.375V
- **•** -40°C to 85°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) package





**package body K Package Top View**



# **Table 1. Pin Descriptions**

NOTE: *Pullup and Pulldown* refer to internal input resistors. See Table 2, *Pin Characteristics,* for typical values.

# **Table 2. Pin Characteristics**



# **Function Tables**

### **Table 3. Control Input Function Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

**Table 4A. Power Supply DC Characteristics,**  $V_{CC} = 2.375V$  TO 3.465V,  $V_{EE} = 0V$  OR  $V_{CC} = 0V$ ,  $V_{EE} = -3.465V$  TO -2.375V,  $T_A = -40$ °C to 85°C

| <b>Symbol</b> | <b>Parameter</b>            | <b>Test Conditions</b> | <b>Minimum</b> | <b>Typical</b> | <b>Maximum</b> | Units |
|---------------|-----------------------------|------------------------|----------------|----------------|----------------|-------|
| $V_{\rm CC}$  | Positive Supply Voltage     |                        | 3.135          | 3.3            | 3.465          |       |
|               |                             |                        | 2.375          | 2.5            | 2.625          |       |
| <b>IEE</b>    | <b>Power Supply Current</b> |                        |                |                | 45             | mA    |

**Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{CC} = 2.375V$  TO 3.465V,  $V_{EE} = 0V$  OR  $V_{CC} = 0V$ ,  $V_{EE} = -3.465V$  TO -2.375V,  $T_A = 40^{\circ}$ C to 85°C





### **Table 4C. LVPECL DC Characteristics,**  $V_{CC} = 3.3V$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C

NOTE: Input and output parameters vary 1:1 with V<sub>CC.</sub> V<sub>CC</sub> can vary +0.165V to -0.925V.

NOTE 1: Common mode voltage is defined as V<sub>IH.</sub>

NOTE 2: For single-ended applications, the maximum input voltage for INAx, nINAx and INB, nINB is V<sub>CC</sub> + 0.3V.



## **Table 4D. ECL DC Characteristics,**  $V_{EE} = -3.465V$  to  $-2.375V$ ,  $V_{CC} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$

NOTE: Input and output parameters vary 1:1 with  $V_{CC.}$ 

NOTE 1: Common mode voltage is defined as V<sub>IH.</sub>

NOTE 2: For single-ended applications, the maximum input voltage for INAx, nINAx and INB, nINB is V<sub>CC</sub> + 0.3V.

# **AC Electrical Characteristics**

**Table 5. AC Characteristics,**  $V_{CC} = 2.375V$  TO 3.465V,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: All parameters measured at  $\leq$  1.3GHz unless otherwise noted.

NOTE 1: Measured from the differential input crossing point to the differential output crossing point.

NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points.

NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 4: Q, nQ output measured differentially. See MUX Isolation Diagram in Parameter Measurement Information section.

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise.* This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



As with most timing specifications, phase noise measurements have issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment.

Rohde & Schwarz SMA100A Signal Generator 9kHz – 6GHz as external input to Agilent 8133A 3GHz Pulse Generator.

# **Parameter Measurement Information**



**LVPECL Output Load AC Test Circuit**



**Part-to-Part Skew**



**Output Rise/Fall Time**



**Differential Input Level**









# **Applications Information**

### **Wiring the Differential Input to Accept Single-Ended Levels**

*Figure 1* shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_{RFF} = V_{CC}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the  $V_{REF}$  in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC}$  = 3.3V, R1 and R2 value should be adjusted to set  $V_{REF}$  at 1.25V. The values below are for when both the single ended swing and  $V_{CC}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line

impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than -0.3V and  $V_{H}$  cannot be more than  $V_{CC}$  + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



### **Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels**

### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **IN/nIN Inputs**

For applications not requiring the use of the differential input, both INx and nINx can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from INx to ground.

#### **LVCMOS Control Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

### **Outputs:**

#### **LVPECL Outputs**

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **3.3V Differential Clock Input Interface**

The IN /nIN accepts LVPECL, CML, LVDS and other differential signals. Both V<sub>SWING</sub> and V<sub>OH</sub> must meet the V<sub>PP</sub> and V<sub>CMR</sub> input requirements. *Figures 2A to 2D* show interface examples for the IN /nIN input driven by the most common driver types. The input



**Figure 2A. IN/nIN Input Driven by an Open Collector CML Driver**



**Figure 2C. IN/nIN Input Driven by a 3.3V LVPECL Driver**

interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



**Figure 2B. IN/nIN Input Driven by a Built-In Pullup CML Driver**



**Figure 2D. IN/nIN Input Driven by a 3.3V LVDS Driver**

### **2.5V Differential Clock Input Interface**

The IN /nIN accepts LVPECL, CML, LVDS and other differential signals. Both  $V_{SWING}$  and  $V_{OH}$  must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. *Figures 3A to 3D* show interface examples for the IN /nIN input driven by the most common driver types. The input



**Figure 3A. IN/nIN Input Driven by an Open Collector CML Driver**



**Figure 3C. IN/nIN Input Driven by a 3.3V LVPECL Driver**

interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



**Figure 3B. IN/nIN Input Driven by a Built-In Pullup CML Driver**



**Figure 3D. IN/nIN Input Driven by a 3.3V LVDS Driver**

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 4.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 4. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



**Figure 5A. 3.3V LVPECL Output Termination Figure 5B. 3.3V LVPECL Output Termination**

### **Termination for 2.5V LVPECL Outputs**

*Figure 6A* and *Figure 6B* show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating 50 $\Omega$  to V<sub>CC</sub> – 2V. For V<sub>CC</sub> = 2.5V, the V<sub>CC</sub> – 2V is very close to



**Figure 6A. 2.5V LVPECL Driver Termination Example**



**Figure 6C. 2.5V LVPECL Driver Termination Example**

ground level. The R3 in Figure 6B can be eliminated and the termination is shown in *Figure 6C.*



**Figure 6B. 2.5V LVPECL Driver Termination Example**

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 853S54I-01. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the 853S54I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{\text{CC\_MAX}}$  \*  $I_{\text{EE\_MAX}}$  = 3.465V \* 45mA = **155.925mW**
- Power (outputs)<sub>MAX</sub> = 30.75mW/Loaded Output pair If all outputs are loaded, the total power is 3 \* 30.75mW = **92.25mW**

**Total Power**<sub>\_MAX</sub> (3.8V, with all outputs switching) =  $155.925$ mW +  $92.25$ mW =  $248.175$ mW

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 74.7°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 0.248W  $*$  74.7°C/W = 103.5°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance  $\theta_{JA}$  for 16 Lead VFQFN Forced Convection



#### **3. Calculations and Equations.**

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in *Figure 7.*



**Figure 7. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high,  $V_{\text{OUT}} = V_{\text{OH}}_{\text{MAX}} = V_{\text{CC}}_{\text{MAX}} 0.885V$  $(V_{CC\_MAX} - V_{OH\_MAX}) = 0.885V$
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.67V$  $(V_{CC~MAX} - V_{OL~MAX}) = 1.67V$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

 $Pd_H = [(V_{OH~MAX} - (V_{CC~MAX} - 2V))/R_L]$  \* ( $V_{CC~MAX} - V_{OH~MAX}$ ) = [(2V – ( $V_{CC~MAX} - V_{OH~MAX}$ ))/R<sub>L</sub>] \* ( $V_{CC~MAX} - V_{OH~MAX}$ ) =  $[(2V - 0.885V)/50 $\Omega$ ] * 0.885V = 19.73mW$ 

 $Pd_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L]^* (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L]^* (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L]^*$  $[(2V – 1.67V)/50 $\Omega$ ] * 1.67V = 11.02mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30.75mW**

### **Reliability Information**

### Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 16 Lead VFQFN



### **Transistor Count**

The transistor count for 853S54I-01 is: 304

This device is pin and function compatible and a suggested replacement for 853S54I-01.

# RENESAS

# **Package Drawings – Sheet 1**



# RENESAS

# **Package Drawings – Sheet 2**



# **Ordering Information**

### **Table 9. Ordering Information**



# **Revision History**



#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.