# LVPECL Frequency-Programmable VCXO **IDT8N3SV76**

### **DATASHEET**

### **General Description**

The IDT8N3SV76 is an LVPECL Frequency-Programmable VCXO with very flexible frequency and pull-range programming capabilities. The device uses IDT's fourth generation FemtoClock® NG technology for an optimum of high clock frequency and low phase noise performance. The device accepts a 2.5V or 3.3V supply and is packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm package.

The device can be factory-programmed to any frequency in the range of 15.476MHz to 866.67MHz and from 975MHz to 1,300MHz to the very high degree of frequency precision of 218Hz or better. The extended temperature range supports wireless infrastructure, telecommunication and networking end equipment requirements.

### **Features**

- **•** Fourth Generation FemtoClock® NG technology
- **•** Programmable clock output frequency from 15.476MHz to 866.67MHz and from 975MHz to 1,300MHz
- **•** Frequency programming resolution is 218Hz and better
- **•** Factory-programmable VCXO pull range and control voltage polarity
- **•** Absolute pull range (APR) programmable from typical ±4.5ppm to ±754.5ppm
- **•** One 2.5V or 3.3V LVPECL clock output
- **•** Output enable control input, LVCMOS/LVTTL compatible
- **•** RMS phase jitter @ 156.25MHz (12kHz 20MHz): 0.5ps (typical),
- **•** 2.5V or 3.3V supply voltage
- **•** -40°C to 85°C ambient operating temperature
- **•** Lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm package



### **Block Diagram Pin Assignment**



### **Pin Description and Characteristic Tables**

#### **Table 1. Pin Descriptions**



NOTE: *Pullup* refers to internal input resistors. See [Table 2,](#page-1-1) *Pin Characteristics,* for typical values.

#### <span id="page-1-1"></span>**Table 2. Pin Characteristics**



### **Function Tables**

#### <span id="page-1-0"></span>**Table 3A. nOE Configuration**



#### **Table 3B. Output Frequency Range**



NOTE: Supported output frequency range. The output frequency can be programmed to any frequency in this range and to a precision of 218Hz or better.

### **Principles of Operation**

The block diagram consists of the internal 3<sup>RD</sup> overtone crystal and oscillator which provide the reference clock  $f_{\text{XTAI}}$  of 114.285MHz. The PLL includes the FemtoClock® NG VCO along with the Pre-divider (*P*), the feedback divider (*M*) and the post divider (*N*). The *P*, *M*, and *N* dividers determine the output frequency based on the  $f_{\text{XTAI}}$  reference. The feedback divider is fractional supporting a huge number of output frequencies. Internal registers are used to hold up the factory pre-set configuration setting. The *P*, *M*, and *N* frequency configurations support an output frequency range of 15.476MHz to 866.67MHz and 975MHz to 1,300MHz.

The devices use the fractional feedback divider with a delta-sigma modulator for noise shaping and robust frequency synthesis capability. The relatively high reference frequency minimizes phase noise generated by frequency multiplication and allows more efficient shaping of noise by the delta-sigma modulator. The output frequency is determined by the 2-bit pre-divider (*P*), the feedback divider (M) and the 7-bit post divider (*N*). The feedback divider (*M*) consists of both a 7-bit integer portion (*MINT*) and an 18-bit fractional portion (*MFRAC*) and provides the means for high-resolution frequency generation. The output frequency  $f_{\text{OUT}}$  is calculated by:

$$
f_{\text{OUT}} = f_{\text{XTAL}} \cdot \frac{1}{P \cdot N} \cdot \left[ \frac{MINT + \frac{MFRAC + 0.5}{2^{18}}}{2^{18}} \right]
$$

### **Frequency Configuration**

An order code is assigned to each frequency configuration and the VCXO pull-range programmed by the factory (default frequencies). For more information on the available default frequencies and order codes, please see the Ordering Information Section in this document. For available order codes, see the *FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information* document.

For more information on programming capabilities of the device for custom frequency and pull-range configurations, see the *FemtoClock NG Ceramic 5x7 Module Programming Guide.*

### **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



### **DC Electrical Characteristics**

#### **Table 4A. Power Supply DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



#### **Table 4B. Power Supply DC Characteristics,**  $V_{CC} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



#### **Table 4C. LVPECL DC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>CC</sub> – 2V.

### **Table 4D. LVPECL DC Characteristics,**  $V_{CC} = 2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40\degree C$  to 85 $\degree C$



NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>CC</sub> – 2V.



### **Table 4E. LVCMOS/LVTTL DC Characteristic,**  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40\degree$ C to 85 $\degree$ C

### **AC Electrical Characteristics**

| Symbol                             | <b>Parameter</b>                                                                   | <b>Test Conditions</b>                         | <b>Minimum</b> | <b>Typical</b> | <b>Maximum</b> | <b>Units</b> |
|------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------|----------------|----------------|----------------|--------------|
| $f_{\text{OUT}}$                   | Output Frequency Q, nQ                                                             |                                                | 15.476         |                | 866.67         | <b>MHz</b>   |
|                                    |                                                                                    |                                                | 975            |                | 1,300          | <b>MHz</b>   |
| $\mathsf{f}_\parallel$             | Initial Accuracy                                                                   | Measured @ 25°C, $V_C = V_{CC}/2$              |                |                | ±10            | ppm          |
| $f_S$                              | <b>Temperature Stability</b>                                                       | Option $code = A$ or B                         |                |                | ±100           | ppm          |
|                                    |                                                                                    | Option $code = E$ or $F$                       |                |                | ±50            | ppm          |
|                                    |                                                                                    | Option $code = K$ or L                         |                |                | ±20            | ppm          |
| $f_A$                              | Aging                                                                              | Frequency drift over 10 year life              |                |                | $\pm 3$        | ppm          |
|                                    |                                                                                    | Frequency drift over 15 year life              |                |                | ±5             | ppm          |
| $f_T$                              | <b>Total Stability</b>                                                             | Option code A, B (10 year life)                |                |                | ±113           | ppm          |
|                                    |                                                                                    | Option code E, F (10 year life)                |                |                | ±63            | ppm          |
|                                    |                                                                                    | Option code K, L (10 year life)                |                |                | ±33            | ppm          |
| fjit(cc)                           | Cycle-to-Cycle Jitter; NOTE 1                                                      |                                                |                | 6              | 12             | ps           |
| fjit(per)                          | RMS Period Jitter; NOTE 1                                                          |                                                |                | 1.8            | 2.8            | ps           |
| $f\text{jit}(\emptyset)$           | RMS Phase Jitter (Random);<br>NOTE <sub>2</sub>                                    | 156.25MHz, Integration Range:<br>12kHz - 20MHz |                |                | 0.66           | ps           |
| $f\text{jit}(\emptyset)$           | RMS Phase Jitter (Random);<br>NOTE <sub>2</sub>                                    | 156.25MHz, Integration Range:<br>1kHz - 40MHz  |                | 0.9            | 1.3            | ps           |
| $f$ jit $(\emptyset)$              | RMS Phase Jitter (Random);<br><b>NOTE 2,3,4</b><br>$f_{\text{XTAL}} = 114.285$ mhz | 500MHz < $f_{OUT}$ $\leq$ 1300MHz              |                | 0.44           | 0.77           | ps           |
|                                    |                                                                                    | 100MHz < $f_{OUT}$ $\leq$ 500MHz               |                | 0.52           | 0.90           | ps           |
|                                    |                                                                                    | 15MHz $\leq$ f <sub>OUT</sub> $\leq$ 100MHz    |                | 0.72           | 1.2            | ps           |
| $\Phi_{N}(100)$                    | Single-side band phase<br>noise, 100Hz from Carrier                                | 156.25MHz                                      |                | $-69$          |                | dBc/Hz       |
| $\Phi_{\mathsf{N}}(1\mathrm{k})$   | Single-side band phase<br>noise, 1kHz from Carrier                                 | 156.25MHz                                      |                | $-98$          |                | dBc/Hz       |
| $\Phi_{\mathsf{N}}(10\mathrm{k})$  | Single-side band phase<br>noise, 10kHz from Carrier                                | 156.25MHz                                      |                | $-123$         |                | dBc/Hz       |
| $\Phi_{\mathsf{N}}(100\mathrm{k})$ | Single-side band phase<br>noise, 100kHz from Carrier                               | 156.25MHz                                      |                | $-128$         |                | dBc/Hz       |
| $\Phi_N(1M)$                       | Single-side band phase<br>noise, 1MHz from Carrier                                 | 156.25MHz                                      |                | $-140$         |                | dBc/Hz       |
| $\Phi_{\text{N}}(10\text{M})$      | Single-side band phase<br>noise, 10MHz from Carrier                                | 156.25MHz                                      |                | $-145$         |                | dBc/Hz       |
| <b>PSNR</b>                        | Power Supply Noise<br>Rejection                                                    | 50mV Sinusoidal Noise<br>1kHz - 50MHz          |                | $-71.2$        |                | dBc          |
| $t_R / t_F$                        | Output Rise/Fall Time                                                              | 20% to 80%                                     | 80             |                | 500            | ps           |
| odc                                | <b>Output Duty Cycle</b>                                                           |                                                | 45             |                | 55             | $\%$         |
| <sup>t</sup> STARTUP               | Device startup time after<br>power up                                              |                                                |                |                | 10             | ms           |

**Table 5A. AC Characteristics,**  $V_{CC} = 3.3V \pm 5\%$  or  $2.5V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

*Notes continued on next page.*



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized with  $V_C = V_{CC}/2$ .

NOTE: XTAL parameters (initial accuracy, temperature stability, aging and total stability) are guaranteed by manufacturing.

NOTE 1: This parameter is defined in accordance with JEDEC standard 65.

NOTE 2: Refer to the phase noise plot.

NOTE 3: Please see the FemtoClock® NG Ceramic 5x7 Modules Programming guide for more information on PLL feedback modes and the optimum configuration for phase noise.

#### **Table 5B. VCXO Control Voltage Input (V<sub>C</sub>) Characteristics,**  $V_{CC} = 3.3V \pm 5%$  or  $2.5V \pm 5%$ ,  $V_{EE} = 0V$ ,  $T_A = -40°C$  to 85°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1:  $V_C = 10\%$  to 90% of  $V_{CC}$ .

NOTE 2: Nominal oscillator gain: Pull range divided by the control voltage tuning range of 3.3V. E.g. for ADC\_GAIN [6:0] = 000001 the pull range is  $\pm$  12.5ppm, resulting in an oscillator gain of 25ppm  $\div$  3.3V = 7.57ppm/V.

NOTE 3: For best phase noise performance, use the lowest  $K<sub>V</sub>$  that meets the requirements of the application.

NOTE 4: BSL = Best Straight Line Fit: Variation of the output frequency vs. control voltage V<sub>C</sub>, in percent. V<sub>C</sub> ranges from 10% to 90% V<sub>CC</sub>.

# IDT8N3SV76 Data Sheet LVPECL-FREQUENCY PROGRAMMABLE VCXOS DATA SHEet LVPECL-FREQUENCY PROGRAMMABLE VCXOS DATA

### **Typical Phase Noise at 156.25MHz (12kHz - 20MHz)**



# IDT8N3SV76 Data Sheet LVPECL-FREQUENCY PROGRAMMABLE VCXOS DATA SHEet LVPECL-FREQUENCY PROGRAMMABLE VCXOS DATA

### **Parameter Measurement Information**



**3.3V LVPECL Output Load AC Test Circuit**



**RMS Phase Jitter**



**Cycle-to-Cycle Jitter**



**2.5V LVPECL Output Load AC Test Circuit**



**RMS Period Jitter**



**Output Duty Cycle/Pulse Width/Period**

#### RENESAS IDT8N3SV76 Data Sheet LVPECL-FREQUENCY PROGRAMMABLE VCXOS DATA SHEet LVPECL-FREQUENCY PROGRAMMABLE VCXOS DATA

### **Parameter Measurement Information, continued**



**Output Rise/Fall Time**

### **Applications Information**

#### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



**Figure 1A. 3.3V LVPECL Output Termination Figure 1B. 3.3V LVPECL Output Termination**

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 1A and 1B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



### **Termination for 2.5V LVPECL Outputs**

*Figure 2A* and *Figure 2B* show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$ to  $V_{CC}$  – 2V. For  $V_{CC}$  = 2.5V, the  $V_{CC}$  – 2V is very close to ground



**Figure 2A. 2.5V LVPECL Driver Termination Example**



**Figure 2C. 2.5V LVPECL Driver Termination Example**

level. The R3 in Figure 2B can be eliminated and the termination is shown in *Figure 2C.*



**Figure 2B. 2.5V LVPECL Driver Termination Example**

### **Schematic Layout**

Figure 3 shows an example of IDT8N3SV76 application schematic. In this example, the device is operated at  $V_{CC} = 3.3V$ . As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required.

In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1µF capacitor in each power pin filter should be placed on the device side of the PCB and the other components can be placed on the opposite side.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10 kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set.



**Figure 3. IDT8N3SV76 Application Schematic**



### **Power Considerations**

This section provides information on power dissipation and junction temperature for the IDT8N3SV76. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the IDT8N3SV76 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{\text{CC\_MAX}}$  \*  $I_{\text{EE\_MAX}}$  = 3.465V \* 157mA = **554.40mW**
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair

**Total Power**\_ $_{MAX}$  (3.3V, with all outputs switching) = 544.0mW + 30mW = 574.0mW

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Tj =$  Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 49.4°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.574W  $*$  49.4 $^{\circ}$ C/W = 113.4 $^{\circ}$ C. This is well below the limit of 125 $^{\circ}$ C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance  $\theta_{JA}$  for 6 Lead Ceramic VFQFN, Forced Convection



#### **3. Calculations and Equations.**

The purpose of this section is to calculate the power dissipation for the LVPECL output pair.

LVPECL output driver circuit and termination are shown in *Figure 4.*



**Figure 4. LVPECL Driver Circuit and Termination**

To calculate worst case power dissipation into the load, use the following equations which assume a  $50\Omega$  load, and a termination voltage of  $V_{CC}$  – 2V.

- For logic high,  $V_{\text{OUT}} = V_{\text{OH MAX}} = V_{\text{CC MAX}} 0.9V$  $(V_{CC\_MAX} - V_{OH\_MAX}) = 0.9V$
- For logic low,  $V_{\text{OUT}} = V_{\text{OL\_MAX}} = V_{\text{CC\_MAX}} 1.7V$  $(V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = 1.7V$

Pd\_H is power dissipation when the output drives high.

Pd L is the power dissipation when the output drives low.

 $Pd_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L]^* (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_L]^* (V_{CC\_MAX} - V_{OH\_MAX}) =$  $[(2V - 0.9V)/50<sup>2</sup>]$  \* 0.9V = **19.8mW** 

 $Pd_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L]^* (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L]^* (V_{CC\_MAX} - V_{OL\_MAX}) =$  $[(2V – 1.7V)/50 $\Omega$ ] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW**



### **Reliability Information**

#### Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 6-lead Ceramic 5mm x 7mm Package



#### **Transistor Count**

The transistor count for IDT8N3SV76 is: 47,414







### **Ordering Information for FemtoClock**® **NG Ceramic-Package XO and VCXO Products**

The programmable VCXO and XO devices support a variety of devices options such as the output type, number of default frequencies, power supply voltage, ambient temperature range and the frequency accuracy. The device options, default frequencies and default VCXO pull range must be specified at the time of order and are programmed by IDT before the shipment. [Table 8](#page-16-0) specifies the available order codes, including the device options. Example part number: the order code 8N3SV76FC-0001CDI specifies a

programmable VCXO with a voltage supply of 2.5V, a  $\pm$ 50 ppm crystal frequency accuracy, industrial temperature range, a lead-free (6/6 RoHS) 6-lead ceramic 5mm x 7mm x 1.55mm package and is factory-programmed to the default frequencies of 100MHz and the VCXO pull range of min.  $\pm 100$  ppm.

Other default frequencies and order codes are available from IDT on request.

#### <span id="page-16-0"></span>**Table 8. Order Codes**



NOTE: For order information, see the *FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information* document.



## **Table 9. Device Marking**





## **Revision History Sheet**





#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.