### **RENESAS** 2.5 V, 3.3 V Differential LVPECL Clock Divider and Fanout Buffer

## **General Description**

The 8T73S208 is a high-performance differential LVPECL clock divider and fanout buffer. The device is designed for the frequency division and signal fanout of high-frequency, low phase-noise clocks. The 8T73S208 is characterized to operate from a 2.5V and 3.3V power supply. Guaranteed output-to-output and part-to-part skew characteristics make the 8T73S208 ideal for those clock distribution applications demanding well-defined performance and repeatability. The integrated input termination resistors make interfacing to the reference source easy and reduce passive component count. Each output can be individually enabled or disabled in the high-impedance state controlled by a  $I^2C$  register. On power-up, all outputs are enabled.

# Features

- One differential input reference clock
- Differential pair can accept the following differential input levels: LVDS, LVPECL, CML
- Integrated input termination resistors
- Eight LVPECL outputs
- Selectable clock frequency division of ÷1, ÷2, ÷4 and ÷8
- Maximum input clock frequency: 1000MHz
- LVCMOS interface levels for the control inputs
- Individual output enable/disabled by I<sup>2</sup>C interface
- Output skew: 15ps (typical)
- Output rise/fall times: 350ps (maximum)
- Low additive phase jitter, RMS: 0.182ps (typical)
- Full 2.5V and 3.3V supply voltages
- Lead-free (RoHS 6) 32-Lead VFQFN packaging
- -40°C to 85°C ambient operating temperature

## **Pin Assignment**



## **Block Diagram**



# Pin Description and Pin Characteristic Tables

### Table 1. Pin Descriptions

| Number       | Name             | Ту                   | ре       | Description                                                                                                                                                    |
|--------------|------------------|----------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,<br>32     | ADR1, ADR0       | Input                | Pulldown | I <sup>2</sup> C Address inputs. LVCMOS/LVTTL interface levels.                                                                                                |
| 2, 7, 18, 23 | V <sub>EE</sub>  | Power                |          | Negative supply pins.                                                                                                                                          |
| 3, 4         | Q0, nQ0          | Output               |          | Differential output pair 0. LVPECL interface levels.                                                                                                           |
| 5, 6         | Q1, nQ1          | Output               |          | Differential output pair 1. LVPECL interface levels.                                                                                                           |
| 8, 17        | V <sub>CCO</sub> | Power                |          | Output supply pins.                                                                                                                                            |
| 9, 10        | Q2, nQ2          | Output               |          | Differential output pair 2. LVPECL interface levels.                                                                                                           |
| 11, 12       | Q3, nQ3          | Output               |          | Differential output pair 3. LVPECL interface levels.                                                                                                           |
| 13, 14       | Q4, nQ4          | Output               |          | Differential output pair 4. LVPECL interface levels.                                                                                                           |
| 15, 16       | Q5, nQ5          | Output               |          | Differential output pair 5. LVPECL interface levels.                                                                                                           |
| 19, 20       | Q6, nQ6          | Output               |          | Differential output pair 6. LVPECL interface levels.                                                                                                           |
| 21, 22       | Q7, nQ7          | Output               |          | Differential output pair 7. LVPECL interface levels.                                                                                                           |
| 24,<br>25    | FSEL0,<br>FSEL1  | Input                | Pulldown | Frequency divider select controls. See Table 3A for function.<br>LVCMOS/LVTTL interface levels.                                                                |
| 26           | IN               | Input                |          | Non-inverting differential clock input. $RT = 50\Omega$ termination to $V_{T_{.}}$                                                                             |
| 27           | V <sub>T</sub>   | Termination<br>Input |          | Input for termination. Both IN and nIN inputs are internally terminated $50\Omega$ to this pin. See input termination information in the applications section. |
| 28           | nIN              | Input                |          | Inverting differential clock input. RT = $50\Omega$ termination to V <sub>T</sub> .                                                                            |
| 29           | V <sub>CC</sub>  | Power                |          | Power supply pin.                                                                                                                                              |
| 30           | SDA              | I/O                  | Pullup   | I <sup>2</sup> C Data Input/Output. Input: LVCMOS/LVTTL interface levels. Output: open drain.                                                                  |
| 31           | SCL              | Input                | Pullup   | I <sup>2</sup> C Clock Input. LVCMOS/LVTTL interface levels.                                                                                                   |

NOTE: Pulldown and Pullup refers to an internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### Table 2. Pin Characteristics

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 2       |         | pF    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |

# **Function Tables**

### **Input Frequency Divider Operation**

The FSEL1 and FSEL0 control pins configure the input frequency divider. In the default state (FSEL[1:0] are set to logic 0:0 or left open) the output frequency is equal to the input frequency (divide-by-1). The other FSEL[1:0] settings configure the input divider to divide-by-2, 4 or 8, respectively.

#### Table 3A. FSEL[1:0] Input Selection Function Table

| Ing         | put         |                               |
|-------------|-------------|-------------------------------|
| FSEL1 FSEL0 |             | Operation                     |
| 0 (default) | 0 (default) | $f_{Q[7:0]} = f_{REF} \div 1$ |
| 0           | 1           | $f_{Q[7:0]} = f_{REF} \div 2$ |
| 1           | 0           | $f_{Q[7:0]} = f_{REF} \div 4$ |
| 1           | 1           | $f_{Q[7:0]} = f_{REF} \div 8$ |

NOTE: FSEL1, FSEL0 are asynchronous controls

### **Output Enable Operation**

The output enable/disable state of each individual differential output Qx, nQx can be set by the content of the  $I^2C$  register (see Table 3C). A logic zero to an  $I^2C$  bit in register 0 enables the corresponding differential output, while a logic one disables the differential output (see Table 3B). After each power cycle, the device resets all  $I^2C$  bits (Dn) to its default state (logic 0) and all Qx, nQx outputs are enabled. After the first valid  $I^2C$  write, the output enable state is controlled by the  $I^2C$  register. Setting and changing the output enable state through the  $I^2C$  interface is asynchronous to the input reference clock.

The device supports the enable/disable of individual outputs. During an active operation of the device, enabling individual previously disabled outputs may degrade signal integrity of already enabled active outputs during the enabling transition. Disabling multiple outputs is supported without signal integrity constraints.

#### Table 3B. Individual Output Enable Control

| Bit         |                                                     |
|-------------|-----------------------------------------------------|
| Dn          | Operation                                           |
| 0 (default) | Output Qx, nQx is enabled.                          |
| 1           | Output Qx, nQx is disabled in high-impedance state. |

#### Table 3C. Individual output enable control

| Bit     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---------|----|----|----|----|----|----|----|----|
| Output  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 |
| Default | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

### <sup>2</sup>C Interface Protocol

The IDT8T73S208I uses an I<sup>2</sup>C slave interface for writing and reading the device configuration to and from the on-chip configuration registers. This device uses the standard I<sup>2</sup>C write format for a write transaction, and a standard I<sup>2</sup>C read format for a read transaction. Figure 1 defines the I<sup>2</sup>C elements of the standard I<sup>2</sup>C transaction. These elements consist of a start bit, data bytes, an

acknowledge or Not-Acknowledge bit and the stop bit. These elements are arranged to make up the complete I<sup>2</sup>C transactions as shown in Figure 2 and Figure 3. Figure 2 is a write transaction while Figure 3 is read transaction. The 7-bit I<sup>2</sup>C slave address of the 8T73S208 is a combination of a 4-bit fixed addresses and two variable bits which are set by the hardware pins ADR[1:0] (binary 11010, ADR1, ADR0). Bit 0 of slave address is used by the bus controller to select either the read or write mode. The hardware pins ADR1 and ADR0 and should be individually set by the user to avoid address conflicts of multiple 8T73S208 devices on the same bus.

#### Table 3D. I<sup>2</sup>C Slave Address

| 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0   |
|---|---|---|---|---|------|------|-----|
| 1 | 1 | 0 | 1 | 0 | ADR1 | ADR0 | R/W |



**START (S)** – defined as high-to-low transition on SDA while holding SCL HIGH.

**DATA** – between START and STOP cycles, SDA is synchronous with SCL. Data may change only when SCL is LOW and must be stable when SCL is HIGH.

**ACKNOWLEDGE (A)** – SDA is driven LOW before the SCL rising edge and held LOW until the SCL falling edge.

 $\ensuremath{\text{STOP}}$  (S) – defined as low-to-high transition on SDA while holding SCL HIGH

| S | DevAdd | W A | Data Byte | A | Ρ |
|---|--------|-----|-----------|---|---|

Figure 2: Write Transaction

| S DevAdo     | d R A      | Data Byte     | AP |
|--------------|------------|---------------|----|
| Figure 3: Re | ead Trans  | action        |    |
| <b>S</b> –   | Start or I | Repeated Star | t  |
| W –          | R/~W is    | set for Write |    |
| <b>R</b> –   | R/~W is    | set for Read  |    |
| <b>A</b> –   | Ack        |               |    |
| DevAdd –     | 7 bit Dev  | vice Address  |    |

P – Stop

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                    | Rating                          |  |
|-------------------------------------------------------------------------|---------------------------------|--|
| Supply Voltage, V <sub>CC</sub>                                         | 4.6V                            |  |
| Inputs, V <sub>I</sub>                                                  | -0.5V to V <sub>CC</sub> + 0.5V |  |
| Input Termination Current, IVT                                          | ±35mA                           |  |
| Outputs, I <sub>O</sub> (LVPECL)<br>Continuous Current<br>Surge Current | 50mA<br>100mA                   |  |
| Package Thermal Impedance, $\theta_{JA}$                                | 42.7°C/W (0 mps)                |  |
| Storage Temperature, T <sub>STG</sub>                                   | -65°C to 150°C                  |  |
| Maximum Junction Temperature, TJ <sub>MAX</sub>                         | 125°C                           |  |
| ESD - Human Body Model <sup>1</sup>                                     | 2000V                           |  |
| ESD - Charged Device Model <sup>1</sup>                                 | 500V                            |  |

NOTE 1. According to JEDEC/JS-001-2012-KJESD22- 22-C101E.

## **DC Electrical Characteristics**

Table 4A. Power Supply DC Characteristics,  $V_{CC} = V_{CCO} = 2.5V \pm 5\%$  or  $3.3V \pm 5\%$ ,  $V_{EE} = 0V$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub>  | Power Supply Voltage  |                 | 2.375   | 2.5V    | 2.625   | V     |
| V <sub>CC</sub>  | Power Supply Voltage  |                 | 3.135   | 3.3V    | 3.465   | V     |
| V <sub>CCO</sub> | Output Supply Voltage |                 | 2.375   | 2.5V    | 2.625   | V     |
| V <sub>CCO</sub> | Output Supply Voltage |                 | 3.135   | 3.3V    | 3.465   | V     |
| I <sub>EE</sub>  | Power Supply Current  |                 |         |         | 95      | mA    |

### Table 4B. LVCMOS/LVTTL Input DC Characteristics, $V_{CC} = V_{CCO} = 2.5V \pm 5\%$ or $3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$

| Symbol          | Parameter             |                        | Test Conditions                                                          | Minimum | Typical | Maximum               | Units |
|-----------------|-----------------------|------------------------|--------------------------------------------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Vo         | Itage                  |                                                                          | 2.2     |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IL</sub> | Input Low Vol         | tage                   |                                                                          | -0.3    |         | 0.8                   | V     |
| III             | Input High<br>Current | FSEL[1:0],<br>ADR[1:0] | V <sub>CC</sub> = V <sub>IN</sub> = 2.625 or 3.465V                      |         |         | 150                   | μA    |
|                 | Current               | SCL, SDA               | $V_{CC} = V_{IN} = 2.625 \text{ or } 3.465 \text{V}$                     |         |         | 10                    | μA    |
|                 | Input Low<br>Current  | FSEL[1:0],<br>ADR[1:0] | $V_{CC} = 2.625 \text{ or } 3.465 \text{V}, \text{ V}_{IN} = 0 \text{V}$ | -10     |         |                       | μA    |
|                 | Current               | SCL, SDA               | $V_{CC} = 2.625 \text{ or } 3.465 \text{V}, \text{V}_{IN} = 0 \text{V}$  | -150    |         |                       | μA    |

| Symbol          | Parameter   Input Voltage Swing <sup>1</sup> |         | Test Conditions      | Minimum | Typical | Maximum                | Units |
|-----------------|----------------------------------------------|---------|----------------------|---------|---------|------------------------|-------|
| V <sub>IN</sub> |                                              |         |                      | 0.15    |         |                        | V     |
| V <sub>IH</sub> | Input<br>High Voltage                        | IN, nIN | VIN<=1V              | 1.2     |         | V <sub>CC</sub>        | V     |
| V <sub>IH</sub> | Input<br>High Voltage                        | IN, nIN | VIN>1V               | 1.4     |         | V <sub>CC</sub>        | V     |
| V <sub>IL</sub> | Input<br>Low Voltage                         | IN, nIN |                      | 0       |         | V <sub>IH</sub> – 0.15 | V     |
| $V_{DIFF_IN}$   | Differential Input Voltage<br>Swing          |         |                      | 0.3     |         |                        | V     |
| R <sub>IN</sub> | Input Resistance                             | IN, nIN | IN to VT             | 40      | 50      | 60                     | Ω     |
| $R_{IN_DIFF}$   | Differential Input<br>Resistance             | IN, nIN | IN to nIN, VT = open | 80      | 100     | 120                    | Ω     |

### Table 4C. DC Characteristics, V\_{CC} = V\_{CCO} = 2.5V \pm 5\% or 3.3V $\pm$ 5%, V<sub>EE</sub> = 0V, T<sub>A</sub> = -40°C to 85°C

NOTE 1. Refer to Parameter Measurement Information, Input Voltage Swing diagram.

# Table 4D. LVPECL DC Characteristics, V\_{CC} = V\_{CCO} = 3.3V \pm 5\%, V\_{EE} = 0V, T<sub>A</sub> = -40°C to 85°C

| Symbol             | Parameter                            | Test Conditions | Minimum                  | Typical                | Maximum                  | Units |
|--------------------|--------------------------------------|-----------------|--------------------------|------------------------|--------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage <sup>1</sup>     |                 | V <sub>CCO</sub> – 1.102 | V <sub>CCO</sub> -0.95 | V <sub>CCO</sub> -0.775  | V     |
| V <sub>OL</sub>    | Output Low Voltage <sup>1</sup>      |                 | V <sub>CCO</sub> – 1.802 | V <sub>CCO</sub> – 1.6 | V <sub>CCO</sub> - 1.367 | V     |
| V <sub>SWING</sub> | Peak-to-Peak<br>Output Voltage Swing |                 | 0.60                     | 0.65                   | 1.00                     | V     |

NOTE 1. Outputs terminated with 50  $\Omega$  to V\_{CCO} – 2V.

## Table 4E. LVPECL DC Characteristics, V\_{CC} = V\_{CCO} = 2.5V $\pm$ 5%, V\_{EE} = 0V, T\_A = -40°C to 85°C

| Symbol             | Parameter                            | Test Conditions | Minimum                  | Typical                | Maximum                  | Units |
|--------------------|--------------------------------------|-----------------|--------------------------|------------------------|--------------------------|-------|
| V <sub>OH</sub>    | Output High Voltage <sup>1</sup>     |                 | V <sub>CCO</sub> – 1.125 | V <sub>CCO</sub> -0.95 | V <sub>CCO</sub> -0.767  | V     |
| V <sub>OL</sub>    | Output Low Voltage <sup>1</sup>      |                 | V <sub>CCO</sub> – 1.799 | V <sub>CCO</sub> – 1.6 | V <sub>CCO</sub> – 1.359 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing |                 | 0.60                     | 0.65                   | 1.00                     | V     |

NOTE 1. Outputs terminated with 50  $\Omega$  to V\_{CCO} – 2V.

# **AC Electrical Characteristics**

Table 5. AC Electrical Characteristics,  $V_{CC} = V_{CCO} = 2.5V \pm 5\%$  or  $3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $85^{\circ}C$ 

| Symbol <sup>1</sup>             | Parameter                                                                                                        |                       | Test Conditions                                                  | Minimum | Typical | Maximum | Units |
|---------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------|---------|---------|---------|-------|
| f <sub>REF</sub>                | Input Frequency                                                                                                  |                       | IN, nIN                                                          |         |         | 1000    | MHz   |
| f <sub>OUT</sub>                | Output Frequency                                                                                                 |                       | FSEL[1:0] = 00                                                   |         |         | 1000    | MHz   |
|                                 |                                                                                                                  |                       | FSEL[1:0] = 01                                                   |         |         | 500     | MHz   |
|                                 |                                                                                                                  |                       | FSEL[1:0] = 10                                                   |         |         | 250     | MHz   |
|                                 |                                                                                                                  |                       | FSEL[1:0] = 11                                                   |         |         | 125     | MHz   |
| f <sub>SCL</sub>                | I <sup>2</sup> C Clock Freq                                                                                      | uency                 |                                                                  |         |         | 400     | kHz   |
|                                 | Buffer Additive Phase Jitter,<br>RMS; refer to Additive Phase<br>Jitter Section, measured with<br>FSEL[1:0] = 00 |                       | f <sub>REF</sub> = 100MHz,<br>Integration Range: 12kHz – 20MHz   |         | 0.293   | 0.338   | ps    |
| t <sub>JIT</sub>                |                                                                                                                  |                       | f <sub>REF</sub> = 125MHz,<br>Integration Range: 12kHz – 20MHz   |         | 0.219   | 0.245   | ps    |
|                                 |                                                                                                                  |                       | f <sub>REF</sub> =156.25MHz,<br>Integration Range: 12kHz – 20MHz |         | 0.182   | 0.207   | ps    |
| t <sub>PD</sub>                 |                                                                                                                  |                       | FSEL[1:0] = 00                                                   |         | 550     | 750     | ps    |
|                                 | Propagation<br>Delay <sup>2</sup>                                                                                | IN, nIN to<br>Qx, nQx | FSEL[1:0] = 01                                                   |         | 675     | 870     | ps    |
|                                 |                                                                                                                  |                       | FSEL[1:0] = 10                                                   |         | 815     | 1052    | ps    |
|                                 |                                                                                                                  |                       | FSEL[1:0] = 11                                                   |         | 930     | 1230    | ps    |
| <i>t</i> sk(o)                  | Output Skew <sup>3 4</sup>                                                                                       |                       |                                                                  |         | 15      | 60      | ps    |
| <i>t</i> sk(p)                  | Pulse Skew                                                                                                       |                       |                                                                  |         | 10      | 50      | ps    |
| <i>t</i> sk(pp)                 | Part-to-Part Sk                                                                                                  | ew <sup>3 5 6</sup>   |                                                                  |         |         | 500     | ps    |
|                                 | Output Duty Cycle <sup>7</sup>                                                                                   |                       | Any Frequency                                                    |         | 50      |         | %     |
| odc                             |                                                                                                                  |                       | at f <sub>REF</sub> = 100MHz                                     | 48      | 50      | 52      | %     |
| ouc                             |                                                                                                                  |                       | at f <sub>REF</sub> = 125MHz                                     | 48      | 50      | 52      | %     |
|                                 |                                                                                                                  |                       | at f <sub>REF</sub> = 156.25MHz                                  | 48      | 50      | 52      | %     |
| t <sub>PDZ</sub>                | Output Enable and Disable Time <sup>8</sup>                                                                      |                       | Output Enable/Disable State from/to<br>Active/Inactive           |         | 1       |         | μs    |
| + /+                            | Output Rise/ Fall Time                                                                                           |                       | 20% to 80%                                                       |         | 140     | 205     | ps    |
| t <sub>R</sub> / t <sub>F</sub> |                                                                                                                  |                       | 10% to 90%                                                       |         | 180     | 350     | ps    |

NOTE 1. Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 2. Measured from the differential input crossing point to the differential output cross point.

NOTE 3. Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross point. NOTE 4. This parameter is defined in accordance with JEDEC Standard 65.

NOTE 5. Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross point.

NOTE 6. Part-to-part skew specification does not guarantee divider synchronization between devices.

NOTE 7. If FSEL[1:0] = 00 (divide-by-one), the output duty cycle will depend on the input duty cycle.

NOTE 8. Measured from SDA rising edge of I<sup>2</sup>C stop command.

# **Additive Phase Jitter**

The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio

of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot.



## Typical Phase Jitter at 156.25MHz

The input source is 156.25MHz Wenzel Oscillator.

# RENESAS

## **Parameter Measurement Information**



3.3 Core/3.3V LVPECL Output Load AC Test Circuit



**Differential Input Level** 



**Output Skew** 



2.5V Core/2.5V LVPECL Output Load AC Test Circuit



**Propagation Delay** 





# RENESAS

# Parameter Measurement Information, continued





**Output Duty Cycle/Pulse Width/Period** 



Single-Ended & Differential Input, Output Voltage Swing

Part-to-Part Skew

nQ[0:7]

Q[0:7]

nQ[0:7]

Q[0:7]

Output Rise/Fall Time

 $V_{\mathsf{DIFF}\_\mathsf{IN}}$ 

# **Applications Information**

### 3.3V Differential Input with Built-In 50 $\Omega$ Termination Interface

The IN /nIN with built-in 50 $\Omega$  terminations accept LVDS, LVPECL, CML and other differential signals. Both signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 4A to 4D* show interface examples for the IN/nIN input with built-in 50 $\Omega$  terminations driven by







Figure 4C. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver

the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.







Figure 4D. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver with Built-In 50 $\Omega$  Pullup

### 2.5V LVPECL Input with Built-In 50 $\Omega$ Termination Interface

The IN /nIN with built-in 50 $\Omega$  terminations accept LVDS, LVPECL, CML and other differential signals. Both signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 5A to 5D* show interface examples for the IN/nIN with built-in 50 $\Omega$  termination input driven by

the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements.



Figure 5A. IN/nIN Input with Built-In 50  $\Omega$  Driven by an LVDS Driver



Figure 5C. IN/nIN Input with Built-In  $50\Omega$ Driven by a CML Driver



Figure 5B. IN/nIN Input with Built-In 50  $\Omega$  Driven by an LVPECL Driver



Figure 5D. IN/nIN Input with Built-In 50 $\Omega$  Driven by a CML Driver with Built-In 50 $\Omega$  Pullup

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 6*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Lead frame Base Package, Amkor Technology.



Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)

### **Recommendations for Unused Input and Output Pins**

### Inputs:

### **LVCMOS Control Pins**

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### Outputs:

### **LVPECL** Outputs

Any unused LVPECL output pair can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 



Figure 7A. 3.3V LVPECL Output Termination

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 7A and 7B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 7B. 3.3V LVPECL Output Termination

## **Termination for 2.5V LVPECL Outputs**

Figure 8A and Figure 8B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to V<sub>CCO</sub>-2V. For V<sub>CCO</sub>=2.5V, the V<sub>CCO</sub>-2V is very close to ground



Figure 8A. 2.5V LVPECL Driver Termination Example



Figure 8C. 2.5V LVPECL Driver Termination Example

level. The R3 in Figure 8B can be eliminated and the termination is shown in *Figure 8C*.



Figure 8B. 2.5V LVPECL Driver Termination Example

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 8T73S208. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 8T73S208 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC}$  = 3.465V, which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 95mA = 329.175mW
- Power (outputs)<sub>MAX</sub> = 36.3mW/Loaded Output pair If all outputs are loaded, the total power is 8 \* 36.3mW = 290.4mW
- Power Dissipation for internal termination  $R_T$ (Assuming  $V_{IN} = 0.15V$  and  $V_{CMR} = 3.225V \Rightarrow V_{IH} = 3.3V$  and  $V_{IL} = 3.15V$ ; and external 50 $\Omega$  is connected from  $V_T$  pin to  $V_{EE}$ .) Power ( $R_T$ )<sub>MAX</sub> = **46.5mW**

Total Power\_MAX = (3.465V, with all outputs switching) = 329.175mW + 290.4mW + 46.5mW = 666.08mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 42.7°C/W per Table 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.666W * 42.7^{\circ}C/W = 113.4^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for 32 Lead VFQFN, Forced Convection

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |  |
|---------------------------------------------|----------|----------|----------|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 42.7°C/W | 37.3°C/W | 33.5°C/W |  |  |

### 3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

LVPECL output driver circuit and termination are shown in Figure 9.



Figure 9. LVPECL Driver Circuit and Termination

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>CCO</sub> – 2V.

- For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 0.775V$ ( $V_{CCO\_MAX} - V_{OH\_MAX}$ ) = 0.82V
- For logic low,  $V_{OUT} = V_{OL\_MAX} = V_{CCO\_MAX} 1.367V$ ( $V_{CCO\_MAX} - V_{OL\_MAX}$ ) = 1.58V

Pd\_H is power dissipation when the output drives high.

 $\mathsf{Pd}\_\mathsf{L}$  is the power dissipation when the output drives low.

 $\mathsf{Pd}_{\mathsf{H}} = [(\mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}))/\mathsf{R}_{\mathsf{L}}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OH}\_\mathsf{MAX}}) = [(2\mathsf{V} - 0.775\mathsf{V})/50\Omega] * 0.775\mathsf{V} = 18.99\mathsf{mW}$ 

 $\begin{array}{l} \mathsf{Pd}_{L} = [(\mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - 2\mathsf{V}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}))/\mathsf{R}_{L}] * (\mathsf{V}_{\mathsf{CCO}\_\mathsf{MAX}} - \mathsf{V}_{\mathsf{OL}\_\mathsf{MAX}}) = [(2\mathsf{V} - 1.367\mathsf{V})/50\Omega] * 1.367\mathsf{V} = 17.31\mathsf{mW} \end{array}$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **36.3mW** 

# **Reliability Information**

Table 7.  $\theta_{\text{JA}}$  vs. Air Flow Table for a 32-Lead VFQFN

| $	heta_{JA}$ vs. Air Flow                   |          |          |          |  |  |  |
|---------------------------------------------|----------|----------|----------|--|--|--|
| Meters per Second                           | 0        | 1        | 2.5      |  |  |  |
| Multi-Layer PCB, JEDEC Standard Test Boards | 42.7°C/W | 37.3°C/W | 33.5°C/W |  |  |  |

### **Transistor Count**

The transistor count for 8T73S208 is: 4833

# RENESAS





# RENESAS



# 32 Lead VFQFN Package Outline and Package Dimensions

# **Ordering Information**

### Table 8. Ordering Information

| Part/Order Number | Marking          | Package                  | Shipping Packaging | Temperature   |
|-------------------|------------------|--------------------------|--------------------|---------------|
| 8T73S208BNLGI     | IDT8T73S208BNLGI | 32 Lead VFQFN, Lead-Free | Tray               | -40°C to 85°C |
| 8T73S208BNLGI8    | IDT8T73S208BNLGI | 32 Lead VFQFN, Lead-Free | Tape & Reel        | -40°C to 85°C |

# **Revision History Sheet**

| Rev | Table | Page                    | Description of Change                                                                                                                                                                                                                                                                                                                                                                                       | Date     |
|-----|-------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| А   |       | 1                       | Added 'G' in the part number in footer.                                                                                                                                                                                                                                                                                                                                                                     | 4/8/2013 |
| А   |       | 12-13                   | Re-rendered to make the fonts legible.                                                                                                                                                                                                                                                                                                                                                                      | 4/22/13  |
| В   |       | 4<br>6<br>17<br>20 - 21 | Absolute Maximum Ratings Table - added Input Termination Current row. Corrected<br>NOTE 1.<br>Changed Additive Phase Jitter plot.<br>Power Considerations section - updated Power Dissipation section.<br>Updated Package Outline and Dimensions section to Rev 5.<br>Updated Header/Footer through-out the datasheet.<br>Deleted "IDT" prefix and "I" suffix of the part number through-out the datasheet. | 1/13/15  |
| С   |       | 3                       | Section, "Output Enable Operation" - added last paragraph.                                                                                                                                                                                                                                                                                                                                                  | 6/3/16   |
| D   | Т8    | 3<br>20                 | Section , "Output Enable Operation" - updated last paragraph.<br>Updated datasheet header/footer.<br>Section , "Table 8. Ordering Information" - deleted table note.                                                                                                                                                                                                                                        | 6/15/16  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.