# **2.5V LVDS 1:6 Clock Buffer Terabuffer™ II**

# **IDT5T9306**

## **DATA SHEET**

### *FEATURES:*

- **Guaranteed Low Skew < 40ps (max)**
- **Very low duty cycle distortion < 125ps (max)**
- **High speed propagation delay < 1.75ns (max)**
- **Additive phase jitter, RMS 0.159ps (typical) @ 125MHz**
- **Up to 1GHz operation**
- **Selectable inputs**
- **Hot insertable and over-voltage tolerant inputs**
- **3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input interface**
- **Selectable differential inputs to six LVDS outputs**
- **Power-down mode**
- **2.5V VDD**
- **Available in VFQFPN package**

### *APPLICATIONS:*

**• Clock distribution**

### *DESCRIPTION:*

The IDT5T9306 2.5V differential clock buffer is a user-selectable differential input to six LVDS outputs. The fanout from a differential input to six LVDS outputs reduces loading on the preceding driver and provides an efficient clock distribution network. The IDT5T9306 can act as a translator from a differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be used to translate to LVDS outputs. The redundant input capability allows for an asynchronous change-over from a primary clock source to a secondary clock source. Selectable reference inputs are controlled by SEL.

The IDT5T9306 outputs can be asynchronously enabled/disabled. When disabled, the outputs will drive to the value selected by the GL pin. Multiple power and grounds reduce noise.



### *FUNCTIONAL BLOCK DIAGRAM*

# **RENESAS**

## *PIN CONFIGURATION*



**TOP VIEW**

### *ABSOLUTE MAXIMUM RATINGS(1)*



#### **NOTES:**

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Not to exceed 3.6V.

## *RECOMMENDED OPERATING RANGE*



### *PIN DESCRIPTION*



#### **NOTES:**

1. Inputs are capable of translating the following interface standards:

Single-ended 3.3V and 2.5V LVTTL levels

Differential HSTL and eHSTL levels

Differential LVEPECL (2.5V) and LVPECL (3.3V) levels

Differential LVDS levels

Differential CML levels

2. Because the gate controls are asynchronous, runt pulses are possible. It is the user's responsibility to either time the gate control signals to minimize the possibility of runt pulses or be able to tolerate them in down stream circuitry.

3. It is recommended that the outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes power-up after asserting PD.

4. The user must take precautions with any differential input interface standard being used in order to prevent instability when there is no input signal.

### $CAPACITANCE<sup>(1)</sup>$  (TA = +25°C, F = 1.0MHz)



**NOTE:**

1. This parameter is measured at characterization but not tested



# *DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANG DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR LVTTL(1)*

**NOTES:**

1. See RECOMMENDED OPERATING RANGE table.

2. Typical values are at  $V_{DD} = 2.5V$ , +25°C ambient.

3. For A $[1:2]$  single-ended operation,  $\overline{A}[1:2]$  is tied to a DC reference voltage.

### *DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE FOR DIFFERENTIAL INPUTS(1)*



**NOTES:**

1. See RECOMMENDED OPERATING RANGE table.

2. Typical values are at V<sub>DD</sub> =  $2.5V$ , + $25^{\circ}$ C ambient.

3. VDIF specifies the minimum input differential voltage (VTR - VcP) required for switching where VTR is the "true" input level and VcP is the "complement" input level. The DC differential voltage must be maintained to guarantee retaining the existing HIGH or LOW input. The AC differential voltage must be achieved to guarantee switching to a new state.

4. Vcm specifies the maximum allowable range of (VTR + VcP) /2.

# *DC ELECTRICAL CHARACTERISTICS OVER RECOMMENDED OPERATING RANGE FOR LVDS(1)*



**NOTES:**

1. See RECOMMENDED OPERATING RANGE table.

2. Typical values are at V<sub>DD</sub> =  $2.5V$ , T<sub>A</sub> =  $+25^{\circ}$ C ambient.

# *DIFFERENTIAL INPUT AC TEST CONDITIONS FOR HSTL*



**NOTES:**

1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.

2. A 750mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.

3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.

4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

# *DIFFERENTIAL INPUT AC TEST CONDITIONS FOR eHSTL*



**NOTES:**

1. The 1V peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.

2. A 900mV crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.

3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.

4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

# *DIFFERENTIAL INPUT AC TEST CONDITIONS FOR LVEPECL (2.5V) AND LVPECL (3.3V)*

| Symbol                | Parameter                                               |                | Value                 | <b>Units</b> |
|-----------------------|---------------------------------------------------------|----------------|-----------------------|--------------|
| VDIF                  | Input Signal Swing <sup>(1)</sup>                       |                | 732                   | mV           |
| <b>V</b> <sub>x</sub> | Differential Input Signal Crossing Point <sup>(2)</sup> | <b>LVEPECL</b> | 1082                  | mV           |
|                       |                                                         | LVPECL         | 1880                  |              |
| Dн                    | Duty Cycle                                              |                | 50                    | %            |
| <b>VTHI</b>           | Input Timing Measurement Reference Level <sup>(3)</sup> |                | <b>Crossing Point</b> |              |
| tr, tr                | Input Signal Edge Rate <sup>(4)</sup>                   |                |                       | V/ns         |

**NOTES:**

1. The 732mV peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.

2. 1082mV LVEPECL (2.5V) and 1880mV LVPECL (3.3V) crossing point levels are specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the V<sub>x</sub> specification under actual use conditions.

3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.

4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

# *DIFFERENTIAL INPUT AC TEST CONDITIONS FOR LVDS*



**NOTES:**

1. The 400mV peak-to-peak input pulse level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the VDIF (AC) specification under actual use conditions.

2. A 1.2V crossing point level is specified to allow consistent, repeatable results in an automatic test equipment (ATE) environment. This device meets the Vx specification under actual use conditions.

3. In all cases, input waveform timing is marked at the differential cross-point of the input signals.

4. The input signal edge rate of 2V/ns or greater is to be maintained in the 20% to 80% range of the input waveform.

# *AC DIFFERENTIAL INPUT SPECIFICATIONS(1)*



**NOTES:**

1. The output will not change state until the inputs have crossed and the minimum differential voltage range defined by VDIF has been met or exceeded.

2. VDIF specifies the minimum input voltage (VTR - VcP) required for switching where VTR is the "true" input level and VcP is the "complement" input level. The AC differential voltage must be achieved to guarantee switching to a new state.

3. Vcm specifies the maximum allowable range of  $(VTR + VCP)$  /2.

## *POWER SUPPLY CHARACTERISTICS FOR LVDS OUTPUTS(1)*



**NOTES:**

1. These power consumption characteristics are for all the valid input interfaces and cover the worst case conditions.

2. The true input is held LOW and the complementary input is held HIGH.





**NOTES:**

1. AC propagation measurements should not be taken within the first 100 cycles of startup.

2. Skew measured between crosspoints of all differential output pairs under identical input and output interfaces, transitions and load conditions on any one device.

3. Skew measured is the difference between propagation delay times tPHL and tPLH of any differential output pair under identical input and output interfaces, transitions and load conditions on any one device.

4. Skew measured is the magnitude of the difference in propagation times between any single differential output pair of two devices, given identical transitions and load conditions at identical VDD levels and temperature.

5. All parameters are tested with a 50% input duty cycle.

6. Guaranteed by design but not production tested.

# *DIFFERENTIAL AC TIMING WAVEFORMS*



*Output Propagation and Skew Waveforms*

#### **NOTES:**

- 1. Pulse skew is calculated using the following expression:  $tsk(p) = | t$ PHL -  $t$ PLH
	- Note that the tPHL and tPLH shown above are not valid measurements for this calculation because they are not taken from the same pulse.
- 2. AC propagation measurements should not be taken within the first 100 cycles of startup.

# **IDTESTS**



#### **NOTE:**

#### *Differential Gate Disable/Enable Showing Runt Pulse Generation*

1. As shown, it is possible to generate runt pulses on gate disable and enable of the outputs. It is the user's responsibility to time the  $\overline{G}$  signal to avoid this problem.



#### *Power Down Timing*

#### **NOTES:**

1. It is recommended that outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes power-up after asserting PD.

2. The POWER DOWN TIMING diagram assumes that GL is HIGH.

3. It should be noted that during power-down mode, the outputs are both pulled to Vpp. In the POWER DOWN TIMING diagram this is shown when Qn-Qn goes to VpIF = 0.

# *TEST CIRCUITS AND CONDITIONS*



*Test Circuit for Differential Input*







*Test Circuit for DC Outputs and Power Down Tests*



*Test Circuit for Propagation, Skew, and Gate Enable/Disable Timing*



### *LVDS OUTPUT TEST CONDITION*

#### **NOTES:**

1. Specifications only apply to "Normal Operations" test condition. The TIA/EIA specification load is for reference only.

2. The scope inputs are assumed to have a 2pF load to ground. TiA/EiA - 644 specifies 5pF between the output pair. With CL = 8pF, this gives the test circuit appropriate 5pF equivalent load.

# *VFQFPN EPAD THERMAL RELEASE PATH*

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 1.* The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/ slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the *Surface Mount Assembly* of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.



*FIGURE 1. P.C.ASSEMBLY FOR EXPOSED PAD THERMAL RELEASE PATH –SIDE VIEW (DRAWING NOT TO SCALE)*

# *SCHEMATIC LAYOUT*

*Figure 2* shows an example of IDT5T9306 schematic. In this example, the device is operated at  $V_{\text{DD}} = 2.5V$ . As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required.

In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1μF capacitor in each power pin filter should be placed on the device side of the PCB and the other components can be placed on the opposite side.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the

devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set.



*FIGURE 2. IDT5T3906 SCHEMATIC EXAMPLE*

*RECOMMENDED LANDING PATTERN*



*NL 28 pin*

**NOTE:** All dimensions are in millimeters.

# *REVISION HISTORY SHEET*



**November 29, 2012 Page 16, Removed leaded parts from Ordering Information**

# **RENESAS**

### *ORDERING INFORMATION*





#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www[.r](https://www.renesas.com)enesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com[/](https://www.renesas.com/contact-us)contact-us/.