# RENESAS

# P9412

30W Wireless Transmitter/Receiver (TRx)

The P9412 is a 30W highly integrated single-chip wireless power Wattshare<sup>™</sup> transmitter/receiver IC (TRx) with a high-performance capacitive divider. The device can be configured to receive or transmit AC power through magnetic induction. When the device is configured as a wireless power transmitter (Tx), it uses on-chip full/half-bridge inverter, PWM generator, modulator/demodulator (for communication) and micro controller to produce an AC power signal to drive external L-C tank. As a wireless power receiver (Rx), the device receives AC power from a wireless transmitter and converts it to a rectified output voltage, which can be used to power downstream devices or supply the charger input in mobile applications.

The P9412 integrates a high-efficiency synchronous full bridge rectifier and control circuitry to modulate the load and send message packets to the Transmitter for optimized power delivery. The device features Multiple-Time Programmable (MTP) non-volatile memory which allows easy firmware updates.

The P9412 includes over-current, over-voltage, and over-temperature protections. Fault conditions are managed by an industry-leading 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M0 processor offering high programmability with low standby power ideal for mobile applications. The processor can also control GPIOs to indicate operating and fault modes. The device is available in a WLCSP-81 package.

# Applications

- Smart phone
- · Other mobile applications

# Features

- Single-chip Magnetic Induction Wireless Power Transmitter/Receiver
- WPC 1.3 compatible
- · Supports proprietary modes
- Delivers up to 30W as a receiver
- · Delivers over 6W as a transmitter
- Integrated high-performance synchronous rectifier, LDO, and capacitor divider
- · Reliable over-voltage clamping
- Best-in-class EMI performance (in Bypass mode)
- Proprietary Rx-to-Tx modulation/demodulation for two-way communication
- Tx-to-Rx (Backchannel) communication
- 24kB MTP non-volatile memory for expanded feature support
- Embedded 32-bit ARM® Cortex®-M0 processor
- Supports I<sup>2</sup>C 400kHz standard interface and GPIOs
- 0.4mm pitch WLCSP-81 4.02 × 4.01 mm package



Figure 1. Block Diagram

# Contents

| 1. | Pin lı | nformation                                                      | . 4 |
|----|--------|-----------------------------------------------------------------|-----|
|    | 1.1    | Pin Assignments                                                 | . 4 |
|    | 1.2    | Pin Descriptions                                                | . 5 |
| 2. | Spec   | ifications                                                      | . 7 |
|    | 2.1    | Absolute Maximum Ratings                                        | . 7 |
|    | 2.2    | Thermal Characteristics 2,3,4,5                                 | . 7 |
|    | 2.3    | Electrical Characteristics                                      | . 8 |
| 3. | Func   | tional Description                                              | 12  |
|    | 3.1    | Wireless Power Charging System                                  |     |
|    | 3.2    | Theory of Operation                                             |     |
|    |        | 3.2.1. Overview                                                 | 12  |
|    |        | 3.2.2. Power Control                                            | 13  |
|    | 3.3    | Status and Interrupt Indicators                                 | 13  |
|    | 3.4    | Multiple-Time Programmable Memory                               | 14  |
|    | 3.5    | Tx Mode                                                         | 14  |
|    | 3.6    | Synchronous Rectifier                                           | 14  |
|    |        | 3.6.1. VRECT Voltage Range                                      | 14  |
|    |        | 3.6.2. Over-Voltage Protection                                  | 14  |
|    | 3.7    | Over Current, Over-Temperature Protection, and Thermal Shutdown | 15  |
|    | 3.8    | Enable Input                                                    | 15  |
|    | 3.9    | LDO Regulators                                                  | 15  |
|    | 3.10   | Capacitor Divider                                               | 15  |
|    | 3.11   | Operating Configurations (Bypass and Capacitor Divider)         |     |
|    |        | V5P0AP and V1P8_AP Inputs                                       |     |
|    | 3.13   | WPC Mode Characteristics                                        | 16  |
|    |        | 3.13.1. Start-Up                                                | 16  |
|    |        | 3.13.2. Power Transfer                                          | -   |
|    |        | 3.13.3. Advanced Foreign Object Detection (FOD) WPC MODE        | 17  |
|    |        | 3.13.4. Status/Interrupt Output                                 |     |
|    |        | 3.13.5. WPC Modulation/Communication                            | 17  |
|    |        | 3.13.6. Bit Encoding Scheme                                     |     |
|    |        | 3.13.7. System Feedback Control                                 |     |
|    |        | 3.13.8. Selection                                               |     |
|    |        | 3.13.9. Ping                                                    |     |
|    |        | 3.13.10. Identification and Configuration (ID and Config)       |     |
|    |        | 3.13.11. Negotiation                                            |     |
|    |        | 3.13.12. Calibration                                            |     |
|    |        | 3.13.13. Power Transfer                                         |     |
|    |        | 3.13.14. Renegotiation                                          |     |
|    |        | 3.13.15. End of Power Transfer (EPT)                            |     |
|    | 3.14   | External Components                                             |     |
|    | 3.15   |                                                                 |     |
|    | 3.16   | Resonance Capacitors                                            | 20  |

| 6. | Revis | sion History                                  | 28 |
|----|-------|-----------------------------------------------|----|
| 5. | Orde  | ring Information                              | 28 |
| 4. | Pack  | age Outline Drawings                          | 28 |
|    | 3.26  | Typical Operating Characteristics             | 23 |
|    |       | Reported Q-Factor (EPP Rx mode)               |    |
|    | 3.24  | SW Inhibit                                    | 22 |
|    | 3.23  | Low Power Ping Detection (PDETB)              | 22 |
|    |       | PCLAMP Connection                             |    |
|    |       | XY Alignment                                  |    |
|    |       | LDO5P0 Capacitor                              |    |
|    |       | LDO1P8 Capacitor                              |    |
|    |       | Output Capacitors (VOUT and CPOUT Capacitors) |    |
|    | 3.17  | Input Capacitor (VRECT Capacitors)            | 20 |

# Figures

| Figure 1. Block Diagram                                                                               | 1  |
|-------------------------------------------------------------------------------------------------------|----|
| Figure 2. Pin Assignments – Top View                                                                  | 4  |
| Figure 3. Block Diagram of a WPC System                                                               | 12 |
| Figure 4. Simplified Block Diagram                                                                    | 13 |
| Figure 5. Tx DEMOD Filter and AC Coupling                                                             | 14 |
| Figure 6. Typical XY Align Coil Schematic Level Connection Guide                                      | 22 |
| Figure 7. Wireless Initial Start-Up Waveforms Rx Mode from First Digital PING                         | 23 |
| Figure 8. Wireless Start-Up Waveforms Rx Mode from First Digital PING until VOUT                      | 23 |
| Figure 9. Capacitive Divider Start-up Waveforms (Initiated after Wireless Power Start-Up), VOUT=6V    | 23 |
| Figure 10. Capacitive Divider Shutdown Waveforms (Initiated after Wireless Power Start-Up), VOUT=6V   | 23 |
| Figure 11. WP Efficiency vs. Output Current; Capacitor Divider Mode at 10V 0 to 30W, various Rx Coils | 24 |
| Figure 12. WP Efficiency vs. Output Current; Capacitor Divider Mode at 6V, 7.5V with Rx only Coil     | 24 |
| Figure 13. Efficiency vs. Output Current during Wireless Power Transfer; Bypass Mode (VOUT=CPOUT)     | 25 |
| Figure 14. Efficiency vs. Output Current during Wireless Power transfer; Tx Mode (VIN=CPOUT)          | 25 |
| Figure 15. Efficiency vs. Output Current Stand-alone Capacitor Divider Only (VOUT=Vrect=2xCPout)      | 26 |
| Figure 16. P9412 CSP Demo PCB Reference Schematic                                                     | 27 |

# Tables

| Table 1. Pin Descriptions           | 5 |
|-------------------------------------|---|
| Table 2. Absolute Maximum Ratings   | 7 |
| Table 3. Thermal Characteristics    | 7 |
| Table 4. Electrical Characteristics | 8 |

# 1. Pin Information

# 1.1 Pin Assignments



Figure 2. Pin Assignments – Top View

# 1.2 Pin Descriptions

#### Table 1. Pin Descriptions

| Number                                   | Name          | Туре | Description                                                                                                                                                                                                                                           |
|------------------------------------------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1                                       | SCL (OD1)     | I/O  | Clock for I2C Serial Interface with AP (SCL). Connect a pull-up resistor to the system I/O supply.                                                                                                                                                    |
| A2                                       | nINT (OD3)    | 0    | Open-drain GPIO; active-LOW interrupt from the P9412 to the AP. Connect an external pull-up to V1P8_AP with a $10k\Omega$ - $100k\Omega$ resistor. Output is active-LOW when status change occurs in the interrupt registers.                         |
| A3                                       | GPIO4         | I/O  | General purpose push-pull I/O, referenced to LDO1P8. May be left floating if unused.                                                                                                                                                                  |
| A4                                       | GPOD6         | 0    | Ping Detect (PDET) output indicator and can be left floating if unused.                                                                                                                                                                               |
| A5                                       | GPIO2         | I/O  | General purpose push-pull I/O, referenced to LDO1P8. May be left floating if unused.                                                                                                                                                                  |
| A6, A7, A8,<br>A9                        | CPGND         | GND  | Ground for capacitor divider. All CPGND pins must be connected together with PGND and GND externally.                                                                                                                                                 |
| B1                                       | SDA (OD2)     | I/O  | Data for I2C Serial Interface with AP (SDA). Connect a pull-up resistor to the system I/O supply.                                                                                                                                                     |
| B2                                       | GPIO5         | I/O  | General purpose push-pull I/O, referenced to LDO1P8. It can be left floating if unused.                                                                                                                                                               |
| B3                                       | GPOD4         | I/O  | General Purpose Open Drain I/O. Default state is configured as CPOUT_GD function. It can be left floating if unused.                                                                                                                                  |
| B4                                       | GPOD5         | I    | Active High SW Inhibit input. When active the device will not connect wirelessly. Connect to GND if unused.                                                                                                                                           |
| B5                                       | GPIO1         | I    | Reported Q-factor ADC input for EPP Rx mode. Connect to a resistor divider from LDO1P8 and GND. Connect to GND if unused.                                                                                                                             |
| B6                                       | CPBST1        | 0    | Bootstrap capacitor connection to a CPN. Powers driver for NFET associated with CPN and CPOUT.                                                                                                                                                        |
| B7, B8, B9                               | CPN           | I/O  | Capacitor Divider flying capacitor negative connection. Place two or three $22\mu F$ capacitors between CPP and CPN pin.                                                                                                                              |
| C1, D1, D2,<br>D3, D4, D5,<br>E3, E4, J3 | GND           | GND  | Ground. All GND pins must be connected together with PGND and CPGND externally.                                                                                                                                                                       |
| C2                                       | PCLAMP_<br>Dr | 0    | Output gate driver pin for External Clamping Circuit (5V IO level). May be left floating if unused (only applicable for <15W designs). Connect as shown in reference design for >15W designs.                                                         |
| C3                                       | GPIO3         | I/O  | General purpose push-pull I/O, referenced to LDO1P8. May be left floating if unused.                                                                                                                                                                  |
| C4                                       | GPOD0         | I    | Active low PDET enable input. Connect to GND if not used.                                                                                                                                                                                             |
| C5                                       | GPIO0         | Ι    | Reported Q-factor ADC input for EPP Rx mode. Connect to a resistor divider from LDO1P8 and GND. Connect to GND if unused (forces device to use register value to report Q in EPP Rx mode).                                                            |
| C6                                       | CPBST2        | 0    | Bootstrap capacitor connection to CPout. Powers driver for NFET associated with CPOUT and CPP.                                                                                                                                                        |
| C7, C8, C9                               | CPOUT         | I/O  | Output of capacitor divider converter or MDLO in Bypass Configuration in Rx mode or input for TRx mode. Connect to load switch and then to system load/TRx power supply and two 22µF ceramic capacitors to GND.                                       |
| D6                                       | CPBST3        | 0    | Bootstrap capacitor connection to CPP. Powers driver for NFET associated with CPP and CPout.                                                                                                                                                          |
| D7, D8, D9                               | СРР           | I/O  | Capacitor Divider flying capacitor positive connection. Place two or three $22\mu F$ capacitors between CPP and CPN pin.                                                                                                                              |
| E1                                       | nEN           | I    | Active-low enable pin. When it is pulled-up High by the AP GPIO, the rectifier will be set in Diode mode, internal regulator do not activate, and firmware does not load. While it is pulled-down Low, the device operates as programmed by firmware. |
| E2                                       | DEMOD         | I    | Tx mode Communication Demodulator input. Connect to LC node via diode and DEMOD filter.                                                                                                                                                               |
| E5                                       | VOUT_S        | 0    | Main LDO output voltage sensing pin. Connect close to VOUT bypass capacitor with separate connection from the MLDO VOUT output connection (pins E6-E9).                                                                                               |



| Number                           | Name    | Туре | Description                                                                                                                                                                                                                    |
|----------------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E6, E7, E8,<br>E9                | VOUT    | 0    | Main LDO output pin. Connect 3 $\times$ 10 $\mu F$ or more capacitors to ground.                                                                                                                                               |
| F1                               | CMB     | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC2 to CMB.                                                                                                                                                   |
| F2                               | VSENSE  | I    | Voltage sensing. Connect to sensing point as close as possible. Do not apply more than 5V during operation.                                                                                                                    |
| F3                               | V1P8AP  | I    | Application processor (AP) power input. The V1P8AP pin should be connected directly to the PMIC voltage rail. This pin must be powered to enable PDET function.                                                                |
| F4                               | LDO1P8  | 0    | 1.8V LDO for providing Internal power and ARM-M0 processor. Connect to a capacitor to GND.                                                                                                                                     |
| F5, F6, F7,<br>F8, F9, G5,<br>G9 | VRECT   | 0    | Filter capacitor connection for the synchronous rectifier output. Connect to capacitors to GND.                                                                                                                                |
| G1                               | CM2     | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC2 to CM2.                                                                                                                                                   |
| G2                               | ISP     | I    | Reverse external current sensing positive input. Connect to CPout if not used.                                                                                                                                                 |
| G3                               | TxEN    | I    | Tx mode active-high enable pin. Overrides /EN input pin if used. Connect to GND if not used.                                                                                                                                   |
| G4                               | LDO5P0  | 0    | Internal 5V LDO for chip power only. Connect to a capacitor to GND.                                                                                                                                                            |
| G6, H4, H5,<br>H6, J4            | AC1     | I/O  | AC1 power input. Connect to RX LC tank (due to symmetry may connect to Rx coil or Resonance Capacitor).                                                                                                                        |
| G7                               | BST2    | 0    | Bootstrap capacitor for driving the high side N-MOSFET of the internal rectifier. Connect to a capacitor from AC2 to BST2.                                                                                                     |
| G8, H8, H9                       | AC2     | I/O  | AC2 power input. Connect to RX LC tank (due to symmetry may connect to Rx coil or Resonance Capacitor).                                                                                                                        |
| H1                               | CMA     | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC1 to CMA.                                                                                                                                                   |
| H2                               | ISN     | I    | Reverse current sensing negative input. Connect to CPout if not used.                                                                                                                                                          |
| H3                               | V5P0_AP | I    | Application processor (AP) power input. The V5P0_AP pin can be directly connected to 5V external power to replace LDO5P0 voltage to reduce device power consumption for high voltage operation. Leave it floating if not used. |
| H7                               | BST1    | 0    | Bootstrap capacitor for driving high side N-MOSFET of the internal rectifier. Connect a capacitor from AC1 to BST1.                                                                                                            |
| J1                               | CM1     | 0    | High-voltage open-drain modulation FET. Connect a capacitor from AC1 to CM1.                                                                                                                                                   |
| J2                               | PCLAMP  | Ι    | High-voltage open-drain input for linear clamping during OVP events. Connect a resistor from this pin to VRECT for > 5W operation. Short directly to VRECT for 5W or lower power applications.                                 |
| J5, J6, J7,<br>J8, J9            | PGND    | GND  | Power Ground. All PGND pins must be connected together with GND and CPGND externally.                                                                                                                                          |

# 2. Specifications

### 2.1 Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the P9412 at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions may affect device reliability.

| Symbol/Pins                                                                                                    | Parameter                  | Conditions | Minimum | Maximum      | Unit |
|----------------------------------------------------------------------------------------------------------------|----------------------------|------------|---------|--------------|------|
| TJ                                                                                                             | Junction temperature       | -          | -       | 150          | °C   |
| Ts                                                                                                             | Storage temperature        | -          | -55     | 150          | °C   |
| HBM – All Pins except AC1,AC2,Vrect                                                                            | ESD – Human Body Model     | -          | -       | 2000         | V    |
| HBM - AC1,AC2,Vrect                                                                                            | ESD – Human Body Model     | -          | -       | 1000         | V    |
| CDM                                                                                                            | ESD – Charged Device Model | -          | -       | 500          | V    |
| AC1, AC2, CM1, CM2, CMA, CMB, VRECT, PCLAMP                                                                    | Maximum Voltage            |            | -0.3    | 26.5         | V    |
| LDO1P8, V1P8AP, GPIO0 – GPIO5                                                                                  | Maximum Voltage            |            | -0.3    | 2            | V    |
| DEMOD, LDO5P0, V5P0AP, nEN, GPOD0, SCL<br>(OD1), SDA (OD2), /INT (OD3), GPOD4-GPOD6,<br>PLCAMP_Dr, VENSE, TXEN | Maximum Voltage            |            | -0.3    | 6            | V    |
| BST1, BST2                                                                                                     | Maximum Voltage            |            | -0.3    | AC1+5, AC2+5 | V    |
| CPOUT, CPN, CPP, ISP, ISN                                                                                      | Maximum Voltage            |            | -0.3    | 13           | V    |
| CPBST1                                                                                                         | Maximum Voltage            |            | -0.3    | CPN + 5      | V    |
| CPBST2                                                                                                         | Maximum Voltage            |            | -0.3    | CPOUT + 5    | V    |
| CPBST3                                                                                                         | Maximum Voltage            |            | -0.3    | CPP + 5      | V    |
| CPGND, GND, PGND                                                                                               | Maximum Voltage            |            | -0.3    | 0.3          | V    |
| VOUT, VOUT_S                                                                                                   | Maximum Voltage            |            | -0.3    | 21.5         | V    |
| CPOUT Output Current                                                                                           | Maximum RMS Current        |            |         | 3.3          | Α    |
| AC1, AC2                                                                                                       | Maximum RMS Current1       |            |         | 2            | А    |
| VOUT Output Current                                                                                            | Maximum RMS Current        |            |         | 1.65         | А    |

#### Table 2. Absolute Maximum Ratings

#### 2.2 Thermal Characteristics <sup>2,3,4,5</sup>

#### Table 3. Thermal Characteristics

| Symbol            | Parameter                                   | Value | Unit |
|-------------------|---------------------------------------------|-------|------|
| $\theta_{JA}{}^4$ | Theta JA. Junction to ambient.              | 25.5  | °C/W |
| $\theta_{JB}{}^4$ | Theta JB. Junction to board.                | 1.5   | °C/W |
| $\theta_{JC}{}^4$ | Theta JC. Junction to case.                 | 0.08  | °C/W |
| -                 | Moisture Sensitivity Rating (Per J-STD-020) | MSL 1 | -    |

1. Rectifier Mosfets are fully turned on.

The maximum power dissipation is PD(MAX) = (TJ(MAX) - TA) / θJA where TJ(MAX) is 125°C. Exceeding the maximum allowable power dissipation will result in excessive die temperature, and the device will enter thermal shutdown.

3. This thermal rating was calculated on JEDEC 51 standard 4-layer board with dimensions 3" x 4.5" in still air conditions.

4. Actual thermal resistance is affected by PCB size, solder joint quality, layer count, copper thickness, air flow, altitude, and other unlisted variables.

5. For the WLCSP (AHG81) package, connecting PGND balls and at least TBD# other CSP balls (TBD# thermal balls total) to internal/external ground planes from top to bottom sides of the PCB is recommended for improving the overall thermal performance.

# 2.3 Electrical Characteristics

 $V_{\text{RECT}}$  = 5.5V,  $C_{\text{LDO1P8}}$ = $C_{\text{LDOSP0}}$ =1.0 $\mu$ F,  $C_{\text{VRECT}}$ =3×10 $\mu$ F,  $C_{\text{CPOUT}}$ =3×22 $\mu$ F, unless otherwise noted,  $T_{\text{A}}$ = -5°C to 85°C, Typical values are at  $T_{\text{A}}$ = 25°C.

#### **Table 4. Electrical Characteristics**

| Symbol                                                    | Description                                    | Conditions                                                                            | Minimum | Typical | Maximum | Unit  |
|-----------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------|---------|---------|---------|-------|
| Quiescent Curre                                           | nt                                             | •                                                                                     |         |         |         |       |
| RECT-ACTIVE                                               | IRECT active current                           | No external load on<br>VRECT, LDO5P0,<br>LDO1P8, rectifier not<br>switching, nEN=Low  |         | 6       | 10      | mA    |
| I <sub>RECT-DIS</sub>                                     | I <sub>RECT</sub> Disable current              | No external load on<br>VRECT, LDO5P0,<br>LDO1P8, rectifier not<br>switching, nEN=High |         | 1       |         | mA    |
| Thermal Protect                                           | ion                                            |                                                                                       |         |         |         |       |
| T <sub>SD</sub>                                           | Thermal Shutdown                               | Rising to shut down the device                                                        |         | 140     |         | °C    |
|                                                           |                                                | Threshold falling to resume                                                           |         | 130     |         | °C    |
| Synchronous Re                                            | ectifier                                       | 1                                                                                     |         |         | 1       |       |
| $R_{\text{DSON\_RECT\_FET}^{(\text{NOTE2})}}$             | Full bridge MOSFET                             |                                                                                       |         | 50      |         | mΩ    |
| $V_{\text{IN}\_\text{VRECT}\_\text{Rx}}^{(\text{NOTE3})}$ | VRECT input operating voltage range in Rx mode |                                                                                       | 3.5     |         | 21.5    | V     |
| $V_{\text{IN}\_\text{UVLO}\_\text{RISING}\_\text{Rx}}$    | UVLO threshold in rising                       | VRECT rising with no load                                                             |         | 2.55    |         | V     |
| VUVLO_HYS_Rx                                              | UVLO hysteresis                                | VRECT falling (main LDO shutdown)                                                     |         | 200     |         | mV    |
| Over Voltage Pro                                          | otection on V <sub>RECT</sub>                  |                                                                                       |         |         |         |       |
| Vovp_vrect                                                | OVP threshold                                  | Rising on VRECT                                                                       | 22      | 24      | 26      | V     |
| Vovp_vrect_hys                                            | OVP Hysteresis                                 |                                                                                       |         | 1.5     |         | V     |
| $V_{\text{PRE\_CLAMP\_TH}}$                               | Pre-clamp protection enabled threshold         | V <sub>OVP_VRECT</sub> percentage of voltage to trigger PCLAMP                        |         | 90      |         | %     |
| %I <sub>PCLAMP</sub>                                      | Pclamp current accuracy                        | VRECT=20V, set at 63mA                                                                |         | ±10     |         | %     |
| PCLAMP_DR                                                 | L                                              | l                                                                                     |         |         | 1       |       |
| V <sub>он</sub>                                           | Output High Voltage                            | IOH=4mA                                                                               | 4.0     | 4.3     |         | V     |
| V <sub>OL</sub>                                           | Output Low Voltage                             | IOL=8mA                                                                               |         | 0.3     | 0.6     | V     |
| Analog-to-Digita                                          | I Converter (ADC)                              |                                                                                       |         |         | •       |       |
| N                                                         | Resolution                                     |                                                                                       |         | 12      |         | bit   |
| V <sub>IN_FS</sub>                                        | Full Scale input voltage                       |                                                                                       |         | 2.1     |         | V     |
| f <sub>sample</sub>                                       | Sample Frequency                               |                                                                                       |         | 67.5    |         | kSa/s |
| Channel                                                   | Number of Channels                             |                                                                                       |         | 16      |         | #     |
|                                                           | 1                                              | 1                                                                                     | 1       | 1       | 1       | 1     |

#### P9412 Datasheet

| Symbol                           | Description                   | Conditions                                           | Minimum | Typical | Maximum | Unit |
|----------------------------------|-------------------------------|------------------------------------------------------|---------|---------|---------|------|
| Enable (nEN)                     |                               |                                                      |         |         |         |      |
| V <sub>IH</sub>                  | Input High Threshold          |                                                      | 1.6     |         |         | V    |
| VIL                              | Input Low Threshold           |                                                      |         |         | 0.25    | V    |
| Inen_LKG                         | Leakage Current               | nEN=0V                                               | -1      |         | 1       | μA   |
|                                  |                               | nEN=5V                                               |         | 2.5     |         | μA   |
| Clock                            |                               |                                                      |         |         |         |      |
| F <sub>CLOCK</sub>               | Clock Frequency               |                                                      |         | 60      |         | MHz  |
| General Purpos                   | e I/O (Push-Pull Output Type) |                                                      |         |         | 11      |      |
| V <sub>он</sub>                  | Output logic High             | I <sub>он</sub> =8mA                                 |         | 1.7     |         | V    |
| V <sub>oL</sub>                  | Output logic Low              | I <sub>oL</sub> =8mA                                 |         | 0.36    |         | V    |
| V <sub>IH</sub>                  | Input High Threshold          | V <sub>RISING</sub> =0 to 1.8V                       | 1.25    | 1.2     |         | V    |
| VIL                              | Input Low Threshold           | V <sub>FALLING</sub> =1.8V to 0V, GPIO2<br>- GPIO5   |         |         | 0.5     | V    |
| VIL                              | Input Low Threshold           | V <sub>FALLING</sub> =1.8V to 0V, GPIO0 and GPIO1.   |         | 1.1     | 1.2     | V    |
| GPIO_LKG <sup>(NOTE2)</sup>      | Leakage Current               | V <sub>PIN</sub> =0V and 1.8V                        | -1      |         | 1       | μA   |
| General Purpos                   | e I/O (Open-Drain Output Type | )                                                    |         |         |         |      |
| Vol                              | Output Low Voltage            | I <sub>SINK</sub> =8mA, V <sub>PULLUP</sub> =1.8V    |         | 0.36    |         | V    |
| GPOD_LKG <sup>(NOTE2)</sup>      | Leakage Current               | V <sub>PULLUP</sub> =1.8V, T <sub>A</sub> =25°C      | -1      |         | 1       | μA   |
| LDO5P0                           |                               |                                                      |         |         |         |      |
| V <sub>LDO5P0</sub>              | LDO5P0 regulation voltage     | VRECT≥5.5V                                           | 4.5     | 4.9     | 5.4     | V    |
| LDP5P0_LIMIT <sup>(NOTE2)</sup>  | Current Limit                 |                                                      |         | 80      |         | mA   |
| V1P8_AP (1.8V i                  | nput pin)                     |                                                      |         |         | 1 1     |      |
| V <sub>1P8_AP</sub>              | Input voltage range           |                                                      | 1.7     |         | 1.9     | V    |
| $V_{\text{POK}\_1P8\_AP\_RANGE}$ | Power OK range                | On V1P8_AP in rising to indicate voltage is applied. | 1.8     |         |         | V    |
| $V_{1P8\_AP\_HYSTERESIS}$        | V1P8_AP falling threshold     | On V1P8_AP in falling                                |         | 30      |         | mV   |
| V1P8_AP_INUPT_CURRENT            | V1P8_AP input current         | V <sub>1P8_AP</sub> =1.8V, P9412 not powered         |         | 5       |         | μA   |
| V5P0_AP (5.0V i                  | nput pin)                     |                                                      |         |         |         |      |
| V <sub>5P0_AP</sub>              | Input voltage range           |                                                      | 4.7     |         | 5.5     | V    |
| $V_{POK\_5P0\_AP\_RANGE}$        | Power OK range                | On V5P0_AP in rising to indicate voltage is applied. | 4.95    |         |         | V    |
| $V_{5P0\_AP\_HYSTERESIS}$        | V5P0_AP falling threshold     | On V5P0_AP in falling to indicate voltage removed.   |         | 200     |         | mV   |
| V5P0_AP_INPUT_CURRENT            | V1P8_AP input current         | $V_{\text{5P0},\text{AP}}$ =5V, P9412 not powered    |         | 1       |         | μA   |
|                                  |                               |                                                      |         |         |         |      |

### P9412 Datasheet

| Symbol                                                                | Description                                                      | Conditions                                                                   | Minimum  | Typical | Maximum | Unit |
|-----------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------|----------|---------|---------|------|
| Modulation                                                            |                                                                  | ·                                                                            |          |         |         |      |
| $R_{\text{DSON}\_\text{MODU}\_\text{FET}} \xrightarrow{\text{NOTE2}}$ | Modulation MOSFET                                                |                                                                              |          | 1       |         | Ω    |
| Main Low-Drop-                                                        | Uut (MLDO) Regulator (VOUT)                                      |                                                                              | <u> </u> |         | 11      |      |
| $V_{\text{MLDO}\_\text{VOUT}\_\text{RNG}}$                            | programmable VOUT voltage range                                  | VRECT ≥ (Preset VOUT + headroom)                                             | 3.5      |         | 20      | V    |
| $R_{\text{DS}\_\text{ON}\_\text{MLDO}^{(2)}}$                         | RDS_ON value                                                     |                                                                              |          | 40      |         | mΩ   |
| Tx mode                                                               | I                                                                | 1                                                                            | I        |         | 11      |      |
| VIN_CPOUT_Tx                                                          | CP <sub>OUT</sub> pin input operating voltage range              |                                                                              |          | 5       | 12      | V    |
| $V_{\text{IN\_UVLO\_RISING\_Tx}}$                                     | Under Voltage Lockout                                            | CP <sub>OUT</sub> in rising                                                  |          | 4.5     |         | V    |
| $V_{\text{IN}\_\text{UVLO}\_\text{FALLING}\_\text{Tx}}$               | Under Voltage Lockout                                            | CP <sub>OUT</sub> in falling                                                 |          | 3.8     |         | V    |
| ISNS <sub>RANGE_Tx</sub>                                              | Input Current Sense Range                                        | Trimmed at 1.5A                                                              |          | 2       |         | А    |
| Capacitive Divid                                                      | ler                                                              | 1                                                                            |          |         | 1 1     |      |
| $V_{\text{CPOUT}\_\text{RANGE}\_\text{BYPASS}}$                       | Bypass voltage range                                             | Bypass Configuration Note 4                                                  | 3.5      |         | 12      | V    |
| V <sub>CPOUT</sub>                                                    | Regulated Output Voltage<br>(Bypass Configuration)               | V <sub>RECT</sub> = 5.5V, I <sub>OUT</sub> = 1.33A                           | 4.7      | 5       | 5.3     | V    |
|                                                                       |                                                                  | V <sub>RECT</sub> = 9.5V, I <sub>OUT</sub> = 1.33A                           | 8.2      | 9       | 9.8     | V    |
|                                                                       |                                                                  | V <sub>RECT</sub> = 12.5V, I <sub>OUT</sub> = 1.33A                          | 11.4     | 12      | 12.6    | V    |
| V <sub>CPOUT_RANGE_2:1</sub> <sup>2</sup>                             | Capacitor Divider voltage range                                  | Capacitor Divider<br>Configuration                                           | 6        |         | 10      | V    |
|                                                                       | Regulated Output Voltage<br>(Capacitor Divider<br>Configuration) | V <sub>RECT</sub> = 12.5V, I <sub>OUT</sub> = 1.33A                          | 5.6      | 6       | 6.4     | V    |
| V <sub>CPOUT</sub> <sup>2</sup>                                       |                                                                  | V <sub>RECT</sub> = 15.5V, I <sub>OUT</sub> = 1.33A                          | 7.1      | 7.5     | 7.9     | V    |
|                                                                       |                                                                  | $V_{RECT} = 20.5V, I_{OUT} = 1.33A$                                          | 9.5      | 10      | 10.5    | V    |
| V <sub>CPOUT_STEP<sup>5</sup></sub>                                   | CPOUT voltage step                                               | Bypass Configuration                                                         |          | 100     |         | mV   |
|                                                                       |                                                                  | Capacitor Divider Config.                                                    |          | 50      |         |      |
| $R_{\text{DSON}\_\text{CP}\_\text{FETs}}$                             | MOSFET R <sub>DSON</sub>                                         |                                                                              |          | 20      |         | mΩ   |
| CPOUT_MAX_DC                                                          | Maximum continuous output current                                | Set $I_{\text{MLDO}_{\text{VOUT}_{\text{LMT}_{\text{RNG}}}}=1.9A$ with +/-3% |          |         | 3       | А    |
|                                                                       | Capacitor divider current limit                                  | OCP applied via MLDO<br>ILIM                                                 |          | 3.3     |         | А    |
| $f_{\text{SW\_CP\_BUCK\_RNG}}$                                        | Switching frequency range                                        | Programmable                                                                 | 0.3      | 0.6     | 1.0     | MHz  |
| $f_{\text{SW\_CP\_BUCK\_STEP}}$                                       | Switching frequency step resolution                              |                                                                              |          | 11      |         | kHz  |
|                                                                       | CPP, CPN, CPOUT<br>discharging resistance                        |                                                                              |          | 10      |         | mA   |
| PRE_CHARGE_SOURCE                                                     | CPOUT, CPP pre-charge<br>current source                          |                                                                              |          | 6       |         | mA   |
|                                                                       | 1                                                                |                                                                              | 1        |         | 1       |      |

#### P9412 Datasheet

| Symbol                     | Description                                       | Conditions                      | Minimum | Typical | Maximum | Unit |
|----------------------------|---------------------------------------------------|---------------------------------|---------|---------|---------|------|
| I <sup>2</sup> C SERIAL IN |                                                   |                                 |         |         |         |      |
| VIL                        | Input Low Threshold                               | $V_{Pull-Up} = 1.8V$            |         | 0.7     |         | V    |
| ViH                        | Input High Threshold                              |                                 |         | 1.4     |         | V    |
| II2C_PINS_LKG              | Leakage Current                                   | V=1.8V, T <sub>A</sub> =25°C    |         | ±1      |         | μA   |
| Vol                        | Output Logic Low                                  | I₀∟=8mA                         |         | 0.36    |         | V    |
| f <sub>SCL</sub>           | SCL & SCL_M Clock<br>Frequency                    | C₅=400pF (max)                  |         | 400     |         | kHz  |
| Ci                         | Capacitance for each I/O pin                      | In f <sub>scl</sub> =Max 400kHz |         | 10      |         | pF   |
| t <sub>hd,sta</sub>        | Hold Time (Repeated) for START Condition          | f <sub>scL</sub> =Max 400kHz    |         | 0.6     |         | μs   |
| t <sub>HD:DAT</sub>        | Data Hold Time                                    |                                 |         | 0       |         | μs   |
| t <sub>LOW</sub>           | Low Period of the SCL clock                       | f <sub>scL</sub> =Max 400kHz    |         | 1.3     |         | μs   |
| t <sub>HIGH</sub>          | High Period of the SCL clock                      | f <sub>scL</sub> =Max 400kHz    |         | 0.6     |         | μs   |
| t <sub>su:sta</sub>        | Set-up Time for Repeated<br>START Condition       | f <sub>scL</sub> =Max 400kHz    |         | 0.6     |         | μs   |
| t <sub>BUF</sub>           | Bus Free Time Between<br>STOP and START Condition |                                 |         | 1.3     |         | μs   |
| C <sub>b</sub>             | Capacitive Load for Each Bus<br>Line              | f <sub>scL</sub> =Max 400kHz    |         | 400     |         | pF   |

1. The LDO1P8 pin can only be loaded after device startup.

2. Guaranteed by design and not fully tested in production.

3. Input voltage operating range is dependent upon the type of transmitter power stage (Full-bridge, half-bridge) and transmitting coil inductance. *WPC Specifications* should be consulted for appropriate input voltage ranges by end-product type.

4. When Vout is set above 12V, firmware should turn on capacitor divider on into bypass mode with Vout =12V first and then increase the Vout to the final value

5. Finer step size may be achieved by firmware.

# 3. Functional Description

# 3.1 Wireless Power Charging System

A wireless power charging system has a base station with one or more transmitters (Tx) that make power available via DC-to-AC inverter(s) and transmit the power over a strongly-coupled inductor pair (magnetic induction), or over a loosely-coupled inductor pair (magnetic resonance) to a receiver (Rx) in a mobile device. A Wireless Power Consortium (WPC)<sup>1</sup> system uses near field magnetic induction between coils and can be a free-positioning or magnetically-guided type of system.

In WPC systems the amount of power transferred to the mobile device is controlled by the receiver. The receiver sends communication packets to the transmitter to increase power, decrease power, or maintain the power level. The Rx-to-Tx communication uses the existing power links (in-band communication) with Amplitude Shift Key (ASK) at 2kbps data rate.



Figure 3. Block Diagram of a WPC System

# 3.2 Theory of Operation

#### 3.2.1. Overview

The P9412 is a highly-integrated wireless power transmitter/receiver (TRx) IC for mobile applications. As a wireless power receiver (Rx), the device can deliver up to 30W wirelessly using near-field magnetic induction, and it operates in compliance with WPC specification in all modes. The P9412 also employs higher power protocols enabling the extension of power delivery beyond the WPC EPP standard.

Figure 3 shows the simplified block diagram of the P9412. External Rx coil(s) and CS capacitor(s) transfer energy wirelessly using the P9412 AC1 and AC2 pins to be full-wave-rectified (AC-to-DC).

The wireless power is stored on a capacitor(s) connected to VRECT. Until the voltage across the VRECT capacitor exceeds the UVLO threshold, the rectification is performed by the body diodes of the synchronous full bridge rectifier FETs. After the internal biasing circuit is enabled, the driver and control block operates the MOSFET switches of the rectifier in various modes to maintain reliable connections at optimal efficiency. An internal ADC monitors the voltage at VRECT and the load current, the P9412 sends instructions to the wireless power transmitter to increase or decrease the amount of power transferred or to terminate power transmission based on these readings. The voltage at the output of the P9412 Main Low-Drop-Out (LDO) regulator (VOUT) is programmed from 5V to 20V using I<sup>2</sup>C commands. The internal temperature is continuously monitored to ensure safe operation.

<sup>&</sup>lt;sup>1</sup> For the most current information, see the WPC specification at <u>http://www.wirelesspowerconsortium.com/.</u>



Figure 4. Simplified Block Diagram

#### 3.2.2. Power Control

The voltage at VRECT and the current through the rectifier are sampled periodically and digitized by the ADC. The digital equivalents of the voltage and current are supplied to the internal control logic, which decides whether the loading conditions on VRECT indicate that a change in the operating point is required. If the load is heavy enough to bring the voltage at VRECT below its target, the transmitter is instructed to move its frequency lower, closer to resonance. If the voltage at VRECT is higher than its target, the transmitter is instructed to increase its frequency. To maximize efficiency, the voltage at VRECT is programmed to decrease as the LDO's load current increases.

# 3.3 Status and Interrupt Indicators

The P9412 has seven General Purpose Open Drain (GPOD) pins and six General Purpose Input Output (GPIO) pins. The GP pins can be configured to meet a wide variety of signaling and sensing requirements in end applications. The GPIO pins can be push-pull input/outputs and the GPOD pins can be open-drain inputs/outputs. These digital pins are internally biased or referenced to one of the 1.8V voltage rails. The GPIO pins must not be directly connected to GND to avoid overcurrent conditions forced upon the output. Resistive pull-downs on the GPIO pins should be  $\ge 2k\Omega$ . When any of the GPOD or GPIO pins are used for analog voltage measurements using the internal ADC, the voltage should be limited to < 1.8V in order to avoid saturating the ADC or forcing a voltage above the reference voltage rail. The most common uses have been designated in the reference schematic and the reference schematic should be followed to align with the latest firmware unless written exception is provided.

# 3.4 Multiple-Time Programmable Memory

The P9412 includes Multiple-Time Programmable (MTP) memory, or pseudo-flash, that can be re-programmed up to 1000 times. This offers the flexibility of re-programming during pre-production to optimize performance and/or re-programming for field upgrades after product release. The device contains 24kB of MTP memory. The MTP programming voltage range is based on the USB "On-the-Go" (OTG) specification of 5V power (±10%) applied to VRECT via the CP<sub>OUT</sub> pin.

# 3.5 Tx Mode

When the P9412 operates as a wireless power transmitter (Tx), power is applied to the VOUT pins as the input, which is the same node as the power receiver (Mobile Device) output when the device operates in WPC Rx Mode. In Tx Mode (Base Station), the Rx is now the Tx and sends instructions that are filtered using the DEMOD filter shown in Figure 5 and decoded internally using a dithered PWM controller for high-resolution voltage modulation decoding. Based on the received packet, the P9412 will adjust the operating frequency to match the transmitted power level to the required receiver power level for reliable and efficient wireless power transfer.





Figure 5. Tx DEMOD Filter and AC Coupling

# 3.6 Synchronous Rectifier

The efficiency of the full-bridge rectifier in the P9412 is increased by integrating a synchronous rectifier. The rectifier comprises four internally-driven switches that work in a full synchronous mode when the load applied to CP<sub>OUT</sub> is higher than the programmed threshold value. Below that threshold, the rectifier works in half-synchronous rectification mode. In half-synchronous rectification mode, only the low-side N-MOSFETs are switching and the high-side N-MOSFETs are forced into diode mode. At power-up, when the voltage on V<sub>RECT</sub> is below the UVLO threshold, the rectifier works by using the MOSFET body diodes to rectify incoming AC voltage to DC voltage. The BST capacitors are used to provide power to drive the gates of the high-side NMOS switches in full-synchronous operating mode.

#### 3.6.1. VRECT Voltage Range

Once VRECT powers up to greater than UVLO, the full-bridge rectifier switches to half-synchronous or fullsynchronous mode (based on the loading conditions) to efficiently transfer energy from the transmitter to the load on  $CP_{OUT}$ . The control loop of the P9412 maintains the rectifier voltage between 5V and 21.5V, depending on the output current ( $I_{OUT}$ ) and the programmed output voltage. VRECT must not be directly loaded.

#### 3.6.2. Over-Voltage Protection

In the event that the VRECT voltage increases above the OVP voltage threshold, the P9412 sends an interrupt to the system applications processor (AP), initiates internal self-clamping (PCLAMP), external PCLAMP\_DR clamping, and sends control error packets/frequency increment commands to the transmitter in an attempt to

bring the rectifier voltage back to a safe operating voltage level. The die temperature is also monitored while simultaneously clamping the incoming energy, and if an over-temperature event occurs, an EPT is sent immediately to the Tx unit. The clamp is released when the VRECT voltage falls below the  $V_{OVP}$  hysteresis falling level. If the over-voltage condition persists, an End of Power request is made to the transmitter.

# 3.7 Over Current, Over-Temperature Protection, and Thermal Shutdown

The P9412 reports over-current (OC) protection and over-temperature (OT) protection by sending an interrupt to the appropriate system AP. Thermal shutdown (TSD) is also supported with "End Power Transfer" packets sent by the P9412 to the transmitter.

The current limit level is set by firmware (FW) and is dependent upon the maximum output current needed (typically 1.5A from the MLDO). If the main LDO (MLDO) output current exceeds the programmed current limit (in Bypass or in Capacitor Divider operating mode) then an OC condition exists and an interrupt is sent to the AP. The MLDO will attempt to limit the output current to the over-current set point by reducing the output voltage proportionally to the amount of current being consumed above the OCP limit. Operating the P9412 in OCP mode will cause CPOUT and VOUT to decrease which will create a voltage difference between Vrect and VOUT and the device temperature will increase. In order to limit the die temperature in over-current conditions, the P9412 may reduce the Vrect target to track VOUT and may send an EPT command to Tx if over-current condition exceeds 0.5s. The host AP is expected to react to the Over-Current interrupt by reducing the load applied to the P9412 immediately. When the output voltage is greater than 15V, over-current conditions can result in rapid heat development and high voltage events which must be limited in time and magnitude to prevent operation under high temperature or prevent exposure to high voltages. The load applied to the P9412 should not be completely removed if on OCP event is active, the load should be reduced to a level within the safe operating output current range. It is recommended that the load reductions should be done in steps (approximately 100mA or 250mA) every 10ms to prevent voltage overshoots caused by rapid load decreases.

The internal device temperature is monitored, and the P9412 reports an over-temperature (OT) condition interrupt to the AP if the temperature exceeds 130°C (typical, internally fixed threshold). The P9412 will generate another interrupt when the temperature falls below the hysteresis level. If the temperature exceeds 140°C (typical), a thermal shutdown (TSD) condition exists and the P9412 will start sending "End Power Transfer" packets with an "over-temperature condition" code until the transmitter stops the power transfer. Power transfer will resume when the transmitter reapplies the ping and the process will repeat.

# 3.8 Enable Input

The P9412 can be disabled by applying a logic high to the nEN pin. When the nEN pin is pulled high, the device is suspended and placed in low current (sleep) mode. If pulled low, the device is active. The P9412 should not be disabled at any time during power transfer. In order to use the /EN pin function, wireless power should be terminated via an EPT command, then once power is removed, /EN high can be asserted.

# 3.9 LDO Regulators

The P9412 has three LDOs, Main LDO (MLDO) and LDO5P0 are powered by VRECT. LDO1P8 is powered by LDO5P0. Both LDO5P0 and LDO1P8 are used to supply power to internal low voltage blocks. The Main LDO output, VOUT, is programmable from 5V to 20V. The LDOs must have local ceramic bypass capacitors placed near the P9412 on the PCB.

# 3.10 Capacitor Divider

The capacitor divider voltage regulator is a constant frequency (programmable fixed frequency), open-loop switched capacitor divider suitable for high-power and high-voltage applications. In steady state operation, the integrated N-channel MOSFETs are synchronously operated with 50% duty cycle at the pre-programmed switching frequency, and the output voltage is provided at the CP<sub>OUT</sub> pin. The capacitor divider will output ½ the voltage on VOUT at twice the output current supplied by VOUT. A minimum number of external components are required for proper operation.

# 3.11 Operating Configurations (Bypass and Capacitor Divider)

The P9412 has three operating configurations: Bypass Mode, Capacitor Divider Mode, and Disable Mode. Upon start-up and connection to a Tx, or in TRx mode, the P9412 will enter Bypass mode (VOUT =  $CP_{OUT}$ ) and the CP<sub>OUT</sub> voltage is limited to 3.5V to 12V. Load can be immediately applied at start-up in Bypass mode when CP<sub>OUT</sub> good interrupt is sent. In order to transition to Capacitor Divider configuration, the P9412 must first enter disable mode in order to start up the capacitor divider. This interim transition mode (Disable) is not user configurable and the P9412 firmware will automatically enter and leave Disable mode when the AP requests a change from Bypass to Capacitor Divider or Capacitor Divider to Bypass configuration. Starting the capacitor divider requires all loading on CP<sub>OUT</sub> to be removed and then pre-charging the C<sub>FLY</sub> capacitor and CP<sub>OUT</sub> capacitor to ½ the VOUT voltage using internal current sources (10mA). The host AP should update the appropriate register after removing the load from CP<sub>OUT</sub> to initiate configuration changes. The P9412 will not change operating configuration if there is a load applied to CP<sub>OUT</sub> and an alarm will be issued. After the load is removed and the AP requests the configuration change, the P9412 will automatically start operating in Capacitor Divider mode and signal to the host AP that CP<sub>OUT</sub> is good and loading may commence. The request to transition between states is handled via I<sup>2</sup>C register request, and all settings and control are internally controlled by firmware and are not end-user configurable.

# 3.12 V5P0AP and V1P8\_AP Inputs

In high-power applications where VRECT voltage is expected to be higher than 5V, the power dissipation from the internal 5V LDO is proportional to the difference between the VRECT voltage and LDO5P0 output voltage multiplied by the P9412 active quiescent current plus current required to switch the internal N-FETs. In order to reduce this increasing power loss, an external 5V supply can be provided to the P9412 through the V5P0AP pin. An internal back-to-back FET is connected between the V5P0AP and LDO5P0 pins for isolation.

When using the V5P0\_AP pin to reduce power consumption for high output voltage charging, it is recommended to apply the voltage to the pin after power-up, and remove the external power supply before or shortly after wireless power transfer or the connection is terminated. The host AP should enable the V5P0\_AP source selection by register when used.

The V1P8\_AP input is used to power the integrated Digital Ping Detect circuit and should be connected to the host AP 1.8V power supply so that the Ping Detect function may be used.

# 3.13 WPC Mode Characteristics

#### 3.13.1. Start-Up

When a mobile device containing the P9412 is placed on a WPC Qi certified charging pad, it responds to the transmitter's "ping" signal by rectifying the AC power from the transmitter and storing it on a capacitor connected to VRECT. During the "Ping" phase, once the rectifier provides voltage at the VRECT pin above the UVLO threshold, the digital section of the P9412 enables communication. The control loop of the P9412 adjusts the rectifier voltage by sending error packets to the transmitter before and after it enables the VOUT MLDO.

The VOUT MLDO is enabled when the power transfer mode is initiated and the voltage at VRECT, the output of the full-wave synchronous rectifier reaches the target voltage that includes headroom in addition to the LDO VOUT target voltage. For example, if the VOUT voltage target is 12 V, the target VRECT voltage is VOUT + headroom, where headroom is a function of the output current. The P9412 Capacitor Divider is set in bypass mode at startup and may be loaded immediately upon power-up. The FW\_Inhibit input or the enable pin of the P9412 can be asserted to shut down the P9412 which will disable the entire device and place it in a low current (sleep) mode and the P9412 will not respond to wireless digital ping or send power when in a shutdown state.

#### 3.13.2. Power Transfer

Once the "identification and configuration" phase is completed and successful, "negotiation and calibration" is accomplished then the system enters power transfer mode. The P9412 control circuit measures the rectifier voltage and sends error packets to the transmitter to adjust the rectifier voltage to the level required to maximize

the efficiency of the main LDO linear regulator, and to notify the Tx of the current Rectified Power Packet for Foreign Object Detection (FOD) to guarantee safe efficient power transfer. The P9412 is compatible with WPC (latest specification) and can use compatible Rx or TRx coils. Each receiver coil type has a unique inductance value. As such, a unique resonant capacitance ( $C_s$ ) may be needed to optimize performance when connected to a given type of receiver coil.

#### 3.13.3. Advanced Foreign Object Detection (FOD) WPC MODE

When metallic objects are exposed to an alternating magnetic field, eddy currents cause such objects to heat up. Examples of parasitic metal objects are coins, keys, paperclips, etc. The amount of heating depends on the amplitude and frequency of the magnetic field coupled, as well as on the characteristics of the object such as its resistivity, size, and shape. In a wireless power transfer system, the heating manifests itself as a power loss, and therefore a reduced power transfer efficiency. Moreover, if no appropriate measures are taken, the heating could lead to unsafe situations if the objects reach high temperatures.

WPC power transmitters and receivers need to also compensate for the power loss due to parasitic metals intentionally designed into the final product – i.e., metals that are neither part of the power transmitter, nor of the power receiver, but which absorb power from magnetic field coupling during power transfer, such as Li-ion batteries, metallic cases, etc.

The P9412 uses advanced FOD techniques to detect foreign objects placed on or near the transmitter base station. The FOD algorithm includes values that are programmable through either the I<sup>2</sup>C interface or MTP bits. Programmability is necessary so that the FOD settings can be optimized to match the power transfer characteristics of each particular WPC system to include the power losses of the Tx and Rx coils, battery, shielding, and case materials under no load to full load conditions. The values are based on the comparison of the received power against a reference power curve so that any foreign object can be sensed when the received power is different than the expected system power.

The P9412 FOD values need to be tuned prior to production for WPC compliance using final production hardware and coils.

#### 3.13.4. Status/Interrupt Output

When the power transfer connection is established and stable, the VOUT MLDO is enabled. The /INT (GPOD3) should be connected to the AP so that the P9412 can send interrupts to the AP and allow the AP to perform status and interrupt command checks periodically during power transfer. Additional connections from the P9412 to the host AP are recommended as shown in the reference schematic (PDET, SW\_Inhibit, and CPout\_GD as examples).

#### 3.13.5. WPC Modulation/Communication

The P9412 operates in WPC mode using a single LC tank Rx coil and requires AC modulation capacitor connections for WPC communication. The LC tank should be tuned to achieve maximum efficiency ( $C_{MA}$ ,  $C_{MB}$ ,  $C_{M1}$ ,  $C_{M2}$  connected to pins CMA, CMB COM1, COM2) in order to accomplish WPC modulation.



Figure 6. Rx Modulation Components

Receiver-to-transmitter communication is accomplished by modulating the load applied to the receiver's inductor. To the transmitter, this appears as an impedance change, which results in measurable variations of the transmitter's output waveform. Modulation is done with AC modulation, using internal switches to connect external capacitors from AC1 and AC2 to ground.

The P9412 communicates with the base via communication packets or decodes messages sent by WPC Rx's. Each communication packet has the following structure.

|--|

Figure 7. Communication Packet Structure

According to the WPC specification, the power receiver communicates with the power transmitter using backscatter modulation. The load seen by the power transmitter's inductor is modulated on the receiver side to send packets. The power transmitter demodulates these signals as a modulation of coil current/voltage to decode and receive packets.

#### 3.13.6. Bit Encoding Scheme

As required by the WPC, the P9412 uses a differential bi-phase encoding scheme to modulate data bits onto the power signal. A clock frequency of 2kHz is used for this purpose. A logic ONE bit is encoded using two narrow transitions, whereas a logic ZERO bit is encoded using two wider transitions as displayed below.



Figure 8. Bit Encoding Scheme

Each byte in the communication packet comprises 11 bits in an asynchronous serial format, as displayed below.



Figure 9. Byte Encoding Scheme

Each byte has a start bit, 8 data bits, a parity bit, and a single stop bit.

#### 3.13.7. System Feedback Control

The P9412 is fully compatible with the WPC (latest specification), and has all necessary circuitry to communicate with the base station or with a receiver via WPC communication packets. The overall WPC system behavior between the transmitter and receiver follows the state machine shown below.



Figure 10. WPC System Feedback Control

The P9412 goes through four phases: Selection, Ping, Identification & Configuration, Negotiation, Calibration and Power Transfer.

#### 3.13.8. Selection

In this phase, the P9412 senses or delivers the wireless power and proceeds to the PING state. It monitors the rectified voltage or DEMOD signal, and when the voltage is above the V<sub>UVLO\_rising</sub> threshold, the P9412 prepares to communicate with the base station or enter power PING mode.

#### 3.13.9. Ping

In this phase, the P9412 transmits a Signal Strength Packet as the first communication packet to instruct the base to keep the power signal ON (or the P9412 detects a Signal Strength Packet). After sending/receiving the Signal Strength Packet, the P9412 proceeds to the Identification and Configuration phase. If, instead, an End of Power Packet is sent or an invalid response is sent, then it remains in the PING phase.

In this phase, the P9412 sends/expects the following packets:

- Signal Strength Packet
- End of Power Packet

#### 3.13.10. Identification and Configuration (ID and Config)

In this phase, the P9412 sends or expect the following packets:

- Identification Packet
- Configuration Packet

After the transmission of the Configuration Packet, the P9412 proceeds to the Negotiation phase.

#### 3.13.11. Negotiation

The Power Receiver negotiates with the Power Transmitter to fine-tune the Power Transfer Contract. For this purpose, the Power Receiver sends negotiation requests to the Power Transmitter, where the Power Transmitter can grant or deny.

#### 3.13.12. Calibration

The Power Receiver provides its Received Power back to the Power Transmitter.

#### 3.13.13. Power Transfer

In this phase, the P9412 controls the power transfer by means of the following Control Data Packets:

- Control Error Packets
- Recieved Power Packets
- End Power Transfer Packet

#### 3.13.14. Renegotiation

In this phase, the Power Receiver can make adjustments to the Power Transfer Contract, if so desired. If necessary, this phase can be aborted prematurely without changing the Power Transfer Contract.

#### 3.13.15. End of Power Transfer (EPT)

In the event of EPT, the P9412 will continuously send End of Power (EPT) packets until the transmitter removes the power and the rectifier voltage on the receiver side drops below the UVLO threshold.

# 3.14 External Components

The P9412 requires a minimum number of external components for proper operation. For required external components and values and the wiring diagram, see the reference schematic in Figure 16.

# 3.15 Rx Wireless Power Coil

The Rx coil is dependent on customer requirements since most are custom designs. Renesas recommends the following typical values for Rx-only coils:

Ls = 8 to  $10\mu$ H DCR = <  $0.3\Omega$ ACR = <  $0.4\Omega$ 

For TRx coil design guidance, see Application Note AN-1039 TRx Coil Guide v17. It is recommended to closely follow these coil design guidelines to avoid WPC certification issue's or other power transfer relates obstacles that may lead to delays in production launches caused by improper coupling or unexpected operating conditions.

# 3.16 Resonance Capacitors

The series resonance capacitors are critical components and must be chosen carefully. All current that flows to the load flows through these components, plus any current lost in the rectifier AC to DC conversion and Capacitive Divider conversion. The recommended capacitor is the 100nF Murata (GRM155R61H104KE19D, 0402, X7R, 50V), which have an ESR ~ 0.1ohms at 100kHz. This capacitor should be selected based on ESR value and DC bias effects. If another capacitor is chosen, inspecting the ESR versus Frequency curve of the manufacturer's capacitor datasheet is necessary to compare ESR characteristics, as well as the DC bias effects on the capacitor value (equivalent or lower ESR and equivalent or higher DC bias at 15V DC applied should be used to select substitutions). Adding an additional non-populated (NP) component placement (C6) is advised if additional capacitance is needed for a particular Rx or TRx coil.

# 3.17 Input Capacitor (VRECT Capacitors)

The LDO input capacitors (VRECT capacitors) should be located as close as possible to the VRECT pins and ground (PGND). Ceramic capacitors are recommended for their low ESR and small profile. The DC bias effects

on the selected capacitors should be considered, and at least  $6\mu$ F of effective capacitance at 5V DC is recommended for proper device operation for power levels up to 5W. For 10W designs, the effective capacitance should be at least 7.5 $\mu$ F at 10V DC. For 20V output levels, the effective capacitance at 20VDC should be  $8\mu$ F. A 0.01 $\mu$ F capacitor in a 0201 or 0402 size package is recommended for high frequency decoupling of the VRECT power rail. The voltage rating of these components should be  $\geq$  35V. Vrect capacitor is the input capacitor for VOUT and is subject to high current events at the wireless power transfer operating frequency.

# 3.18 Output Capacitors (VOUT and CPOUT Capacitors)

The output capacitor connection to the ground pins (PGND) should be made as short as practical for maximum device performance. Since the LDO has been designed to function with very low ESR capacitors, a ceramic capacitor is recommended for best performance. For better transient response and lower output ripple voltages, the total amount of output capacitance should be increased to meet the output voltage variation target of the application (VRECT capacitance might need to be increased as well). The DC bias effects on the selected capacitors should be considered, and at least  $3\mu$ F of effective capacitance is required for all output voltages. Additionally to improve performance it is recommended to have  $4.5\mu$ F of effective capacitance at 10V DC output and  $5\mu$ F for 20V DC output levels. A 2.2nF capacitor in a 0201 or 0402 size package is also necessary for high frequency decoupling of the VOUT power rail.

The CP<sub>OUT</sub> node is a switching capacitive divider output capable of providing 2× the output current supplied by VOUT at ½ the voltage. The Capacitive divider should have a bank of flying capacitors (3 × 22  $\mu$ F), three bootstrap capacitors and CP<sub>OUT</sub> bypass capacitors (2 × 10  $\mu$ F). The output ripple will be a function of the effective capacitance used for C<sub>FLY</sub> and CP<sub>OUT</sub> as well as the effective capacitance of Vrect and VOUT. A 1nF capacitor in a 0201 or 0402 size package is recommended for high frequency decoupling of the CP<sub>OUT</sub> power rail.

# 3.19 LDO1P8 Capacitor

The P9412 has an internal LDO regulator that must have at least a 1 $\mu$ F to 2.2 $\mu$ F capacitor connected from the LDO1P8 pin to PGND. This capacitor should be as close as possible to the LDO1P8 pin with a close GND connection. A 0.1 $\mu$ F capacitor in a 0201 or 0402 size package can be added for improved high frequency decoupling of the LDO1P8 power rail since this voltage powers the internal ARM Cortex-M0 processor.

# 3.20 LDO5P0 Capacitor

The P9412 has an internal LDO regulator that must have at least a 1 $\mu$ F to 2.2 $\mu$ F capacitor connected from the LDO5P0 pin to PGND. This capacitor should be as close as possible to the LDO5P0 pin with a close PGND connection. A 0.1 $\mu$ F capacitor in a 0201 or 0402 size package can be added for improved high-frequency decoupling of the LDO5P0 power rail since this voltage powers the internal ADC, gate drive supplies, and UVLO circuits.

# 3.21 XY Alignment

The P9412 has integrated XY alignment coil data receive circuitry that should be used to monitor XY alignment coils integrated with the WPC TRx coil. The XY alignment feature allows the device to sense its relative position to the Tx coil magnetic field center and enables FOD compensation to be applied based on the position of the Rx to increase spatial freedom. When used, the XY alignment coils should be connected to pins GP2 (X-alignment coil input) and GP5 (Y-alignment coil input). For more information, see the *P9412 User Manual* and Application Note *P9412 XY Alignment Coil Design, Usage, and Tuning Guide*.



Figure 6. Typical XY Align Coil Schematic Level Connection Guide

# 3.22 PCLAMP Connection

The P9412 has an internal automatic DC clamping feature to protect the device from events that cause high voltages to occur on the AC or DC side of the rectifier. The clamping engages by the VRECT connection to the PCLAMP pin. The VRECT node must be connected to the PCLAMP pin at all times during Rx mode operation. For greater than 5W operation, the VRECT node is connected to the PCLAMP pin using a 50 $\Omega$  to 100 $\Omega$  resistor with greater than 1/4W rating. For space constrained designs, the PCLAMP pin can be directly connected to the VRECT node for 5W or lower power operation. See the *P9412 PCLAMP Application Note* for additional design details and component selection guidance.

# 3.23 Low Power Ping Detection (PDETB)

Once charging has completed the wireless power connection to the TX can be ended using an End of Power Transfer (EPT) packet to save power. The P9412 can be used to notify the host Application Processor (AP) that it is still on the charging pad by using the PDETB (GPOD6 pin). The PDETB pin must be externally pulled up to the host 1.8V AP power supply rail and will be held low as long as TX PING pulses are detected. If the time interval from the previous digital ping to the next expected digital ping is exceeded the PDETB pin will be released to indicate to the host AP the wireless device has been removed from the Tx charging pad. Proper operation of Ping Detect also requires 1.8V to be applied to V1P8AP and GPOD0 to be pulled- to GND.

# 3.24 SW Inhibit

The Software (SW) Inhibit input (GPOD5) is used to end power transfer by changing the logic level from low to high at any time. This feature will block the P9412 from performing wireless power transfer when a logic input high is applied to the pin. If the voltage on this pin is changed from low to high during power transfer the P9412 will send EPTs until wireless power is terminated and will no longer respond to digital pings (this can be used to prevent USB and wireless power from simultaneously operating). When the logic level is high TRx mode will also be blocked. The P9412 will operate normally and is always active when this pin is set to a logic low input value.

# 3.25 Reported Q-Factor (EPP Rx mode)

After the Rx has been placed on an EPP TX the P9412 must report its' Q-Factor to the Tx to check for Open FOD alarm event. The Tx will be responsible for measuring the current quality factor of the Tx coil prior to connecting to the device and the P9412 will report the typical Q observed by the product. This will be compared to the Tx Q-factor measured value and if within the Tx allowed range charging will commence. If outside the allowable range the Tx will not power the Rx due to suspected presence of a Foreign Object. This feature applies to EPP wireless power protocol and every phone or end product is likely to need some tuning to the reported Quality Factor value. This may be programmed in one of two ways: use of two resistor dividers from LDO1P8 to IO0 and IO1 read-back by ADC or firmware register programmed at the factory (selected by connecting GPI00 to GND). The simplest and recommended method is to set the value using external resistors read by the ADC at startup to set the reported Q by HW population option (recommended) or the value can be stored in register to be sent to the Tx (requires custom firmware programmed at factory). If the value is stored in register each product must be able to update the MTP register on the manufacturing floor to support device receiver type or model variations. The GPIO0 and GPIO1 pins are the inputs used to select firmware register or

hardware selection for reported Q-factor value. The external resistor dividers should be biased by the LDO1P8 power supply to avoid incorrect ADC voltage from being read in the case of a dead battery. See the P9412 User Manual for additional details and population table for determining Q-factor reported values.







(ch1=Vrect, ch3=LDO5P0, ch4=LDO1P8)

Figure 8. Wireless Start-Up Waveforms Rx Mode from First Digital PING until VOUT

100ms

10.0MS/s 10M points 4

1.12 V

mannann

ch1=Vrect, ch2=Vout, ch3=LDO5P0, ch4=LDO1P8



(1) 2.00 V (3) 2.00 V

2 2.00 V 4 2.00 V

Figure 9. Capacitive Divider Start-up Waveforms (Initiated after Wireless Power Start-Up), VOUT=6V

(ch1=CPN, ch2=VOUT, ch3=CPP, ch4=CPOUT8)

Figure 10. Capacitive Divider Shutdown Waveforms (Initiated after Wireless Power Start-Up), VOUT=6V

(ch1=CPN, ch2=VOUT, ch3=CPP, ch4=CPOUT8)



Figure 11. WP Efficiency vs. Output Current; Capacitor Divider Mode at 10V 0 to 30W, various Rx Coils



Figure 12. WP Efficiency vs. Output Current; Capacitor Divider Mode at 6V, 7.5V with Rx only Coil

RENESAS



Figure 13. Efficiency vs. Output Current during Wireless Power Transfer; Bypass Mode (VOUT=CPOUT)



Figure 14. Efficiency vs. Output Current during Wireless Power transfer; Tx Mode (VIN=CPOUT)



Figure 15. Efficiency vs. Output Current Stand-alone Capacitor Divider Only (VOUT=Vrect=2xCPout)



# 4. Package Outline Drawings

The package outline drawings are located at the end of this document and are accessible from the Renesas website (see package links in Ordering Information). The package information is the most current data available and is subject to change without revision of this document.

# 5. Ordering Information

| Part Number  | Package Description                                    | Carrier Type | Temperature Range | Firmware Contents |
|--------------|--------------------------------------------------------|--------------|-------------------|-------------------|
| P9412-0AWQI8 | 4.02 × 4.01 × 0.50 mm<br>0.40mm Pitch, <u>81-WLCSP</u> | Reel         | -40°C to +85°C    | Blank             |

# 6. Revision History

| Revision | Date         | Description                                                                                          |
|----------|--------------|------------------------------------------------------------------------------------------------------|
| 1.2      | Jul 6, 2021  | <ul><li>Changed VIL maximum specification for GPIOs.</li><li>Completed other minor changes</li></ul> |
| 1.1      | Nov 4, 2020  | Updated the ordering information.                                                                    |
| 1.0      | Jun 10, 2020 | Initial release.                                                                                     |



# 81-DSBGA, Package Outline Drawing

4.02 x 4.01 x 0.5 mm Body, 0.4mm Pitch AWQ81D1, PSC-4800-01, Rev 01, Page 1



© Renesas Electronics Corporation



# 81-DSBGA, Package Outline Drawing

4.02 x 4.01 x 0.5 mm Body, 0.4mm Pitch AWQ81D1, PSC-4800-01, Rev 01, Page 2



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.