# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



**Preliminary User's Manual** 

# V832<sup>™</sup>

32-bit Microprocessor

Hardware

μ**PD705102** 

Document No. U13577EJ2V0UM00 (2nd edition) Date Published April 1999 N CP(K)

© NEC Corporation 1998 Printed in Japan [MEMO]

# **①** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

# **②** HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

V830, V832, and V830 family are trademarks of NEC Corporation.

Windows is either a registered trademark or a trademark of Microsoft Corporation in the United State and/or other countries.

UNIX is a registered trademark licensed by X/Open Company Limited in the US and other countries.

- The information contained in this document is being issued in advance of the production cycle for the device. The parameters for the device may change before final production or NEC Corporation, at its own discretion, may withdraw the device prior to its production.
- Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property
  rights of third parties by or arising from use of a device described herein or any other liability arising from use
  of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other
  intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

| NEC Electronics Inc. (U.S.)<br>Santa Clara, California<br>Tel: 408-588-6000<br>800-366-9782<br>Fax: 408-588-6130<br>800-729-9288 | <b>NEC Electronics (Germany) GmbH</b><br>Benelux Office<br>Eindhoven, The Netherlands<br>Tel: 040-2445845<br>Fax: 040-2444580 | NEC Electronics Hong Kong Ltd.<br>Hong Kong<br>Tel: 2886-9318<br>Fax: 2886-9022/9044<br>NEC Electronics Hong Kong Ltd. |
|----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| NEC Electronics (Germany) GmbH                                                                                                   | NEC Electronics (France) S.A.<br>Velizy-Villacoublay, France                                                                  | Seoul Branch<br>Seoul, Korea                                                                                           |
| Duesseldorf, Germany<br>Tel: 0211-65 03 02<br>Fax: 0211-65 03 490                                                                | Tel: 01-30-67 58 00<br>Fax: 01-30-67 58 99                                                                                    | Tel: 02-528-0303<br>Fax: 02-528-4411                                                                                   |
| NEC Electronics (UK) Ltd.                                                                                                        | NEC Electronics (France) S.A.<br>Spain Office                                                                                 | NEC Electronics Singapore Pte. Ltd.<br>United Square, Singapore 1130                                                   |
| Milton Keynes, UK<br>Tel: 01908-691-133<br>Fax: 01908-670-290                                                                    | Madrid, Spain<br>Tel: 91-504-2787<br>Fax: 91-504-2860                                                                         | Tel: 65-253-8311<br>Fax: 65-250-3583                                                                                   |
| NEC Electronics Italiana s.r.l.                                                                                                  | NEC Electronics (Germany) GmbH                                                                                                | NEC Electronics Taiwan Ltd.<br>Taipei, Taiwan                                                                          |
| Milano, Italy<br>Tel: 02-66 75 41<br>Fax: 02-66 75 42 99                                                                         | Scandinavia Office<br>Taeby, Sweden<br>Tel: 08-63 80 820                                                                      | Tel: 02-2719-2377<br>Fax: 02-2719-5951                                                                                 |
|                                                                                                                                  | Fax: 08-63 80 388                                                                                                             | NEC do Brasil S.A.                                                                                                     |

Electron Devices Division Rodovia Presidente Dutra, Km 214 07210-902-Guarulhos-SP Brasil Tel: 55-11-6465-6810 Fax: 55-11-6465-6829

J99.1

# **MAJOR REVISIONS IN THIS EDITION (1/2)**

| Page     | Contents                                                                                    |
|----------|---------------------------------------------------------------------------------------------|
| p.29     | Change in 1.6 (6) Clock generator (CG)                                                      |
| p.32, 33 | Change in 2.1.2 Pins other than port pins                                                   |
| p.35     | Change in 2.3.3 (4) MRD (Memory Read) 3-state output                                        |
| p.37     | Change in 2.3.4 (1) RESET (Reset) Input                                                     |
| p.38     | Change in 2.3.6 (5) UUDQM (Upper Upper DQ Mask Enable) 3-state output                       |
| p.48     | Change of the Caution in Table 4-2. Interrupt List (maskable interrupts)                    |
| p.59     | Addition of Caution to Figure 4-10. ICU Mode Register (IMOD)                                |
| p.60     | Change in 4.7 Interrupt Requests by External Input Pins                                     |
| p.62     | Change in Figure 5-1. External I/O Cycle (32-bit bus mode)                                  |
| p.67     | Change in Figure 5-4. SRAM (ROM) Single Cycle (32-bit bus mode)                             |
| p.76     | Change in 5.5.1 SDRAM single read cycle                                                     |
| p.76     | Change in Figure 5-10. SDRAM Single Read Cycle (off-page, 32-bit data width)                |
| p.77     | Change in Figure 5-11. SDRAM Single Read Cycle (on-page, 32-bit data width)                 |
| p.78     | Change in Figure 5-12. SDRAM Single Write Cycle (off-page, 32-bit data width)               |
| p.79     | Change in Figure 5-13. SDRAM Single Write Cycle (on-page, 32-bit data width)                |
| p.81     | Change in Figure 5-14. SDRAM Burst Read Cycle (off-page, 32-bit data width)                 |
| p.82     | Change in Figure 5-15. SDRAM Burst Read Cycle (on-page, 32-bit data width)                  |
| p.83     | Change in Figure 5-16. SDRAM Burst Write Cycle (off-page, 32-bit data width)                |
| p.84     | Change in Figure 5-17. SDRAM Burst Write Cycle (on-page, 32-bit data width)                 |
| p.86     | Change in Figure 5-18. SDRAM Access Timing Control (in burst read cycle, 32-bit data width) |
| p.104    | Change in 5.8 Burst Hold Cycle                                                              |
| p.104    | Change in Figure 5-32. Bus Hold Cycle                                                       |
| p.117    | Change in 7.2.2 Judgment of on-page/off-page                                                |
| p.119    | Addition of description to 7.2.3 SDRAM configuration register (SDC)                         |
| p.119    | Change in 7.2.4 SDRAM mode register (SDM)                                                   |
| p.134    | Change in Figure 8-9. Example of Single Transfer 1                                          |
| p.134    | Change in Figure 8-10. Example of Single Transfer 2                                         |
| p.135    | Change in Figure 8-11. Example of Demand Transfer                                           |
| p.136    | Change in Figure 8-12. Two-Cycle Demand Transfer (external I/O to SRAM)                     |
| p.137    | Change in 8.6 Priorities of DMA channels                                                    |
| p.137    | Change in 8.7 DMA Transfer Request                                                          |
| p.143    | Change in Figure 8-16. 16-to-32-Bit Data Bus Width (32-bit transfer bus sizing)             |
| p.144    | Change in Figure 8-17. 16-to-16-Bit Data Bus Width (32-bit transfer bus sizing)             |
| p.154    | Addition of 9.1.5 Pin functions                                                             |
| p.170    | Addition of Caution to 10.2.1 (1) (c) Setting of capture/compare register                   |
| p.172    | Addition of Note to 10.2.3 (2) As compare register                                          |
| p.173    | Change in Table 10-1. Capture/Compare Registers                                             |

# **MAJOR REVISIONS IN THIS EDITION (2/2)**

| Page  | Contents                                                                                                           |
|-------|--------------------------------------------------------------------------------------------------------------------|
| p.175 | Addition of Remark to Figure 10-7. Timer Unit Mode Register (TUM1)                                                 |
| p.197 | Change in Table 12-1. PMC and Frequency in PLL Mode/Direct Mode                                                    |
| p.197 | Change in Figure 12-1. Block Diagram of Clock Register                                                             |
| p.200 | Change in Figure 12-4. Power Management Register (PMR)                                                             |
| p.201 | Change in Figure 12-5. PLL Control Register (PLLCR)                                                                |
| p.203 | Change in Figure 13-1. Status Transition                                                                           |
| p.205 | Change in 13.2.1 Setting of mode selection                                                                         |
| p.207 | Addition of Note to Table 13-2. Operating Status in HALT Mode                                                      |
| p.209 | Change in Table 13-4. Operating Status in STOP Mode                                                                |
| p.210 | Change in 13.4 (1) To ensure lapse of time by using oscillation time ensuring timer (MI signal input, internal MI) |
| p.211 | Change in Figure 13-4. STOP Mode Releasing Timing (with NMI signal input)                                          |
| p.211 | Change in 13.4 (2) To ensure time lapse by signal level width (RESET signal input)                                 |
| p.211 | Change in Figure 13-5. STOP Mode Releasing Timing (with RESET signal input)                                        |
| p.213 | Change in 14.1 Features                                                                                            |
| p.213 | Change in 14.2 Non-Maskable Interrupt (NMI)                                                                        |
| p.213 | Change in 14.3 Reset                                                                                               |
| p.213 | Change in 14.3.1 Pin function                                                                                      |
| p.214 | Change in Figure 14-1. Accepting Reset Signal                                                                      |
| p.219 | Addition of APPENDIX A BUS DESIGN FOR V832 TARGET BOARD                                                            |

The mark ★ shows major revised points.

[MEMO]

#### PREFACE

# **Readers** This manual is intended for user engineers who wish to understand the functions of the V832 ( $\mu$ PD705102) and design application systems using it.

**Purpose** This manual explains the hardware functions of the V832 in the following organization.

Organization The volumes of the V832 User's Manual are available: hardware (this manual) and architecture (V830 Family<sup>™</sup> User's Manual - Architecture) manuals.

|                            | HardwareArchitecture• General• Register Set• Pin Function• Data Set• CPU Function• Address Space• Internal peripheral function• Instruction• Appendix• Interrupt and exception                                                           |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| How to Read<br>This Manual | It is assumed that the readers of this manual have a general knowledge of electricity, logic circuits, and microcomputers.                                                                                                               |
|                            | To understand the instruction functions in detail $\rightarrow$ Refer to the V830 Family User's Manual - Architecture.                                                                                                                   |
|                            | To check the detailed function of a register whose name is known $\rightarrow$ Refer to <b>Appendix A Register Index</b> .                                                                                                               |
|                            | To understand the overall functions of the V832 $\rightarrow$ Read this manual in the order of <b>Table of Contents</b> .                                                                                                                |
| Legend                     | Data significance: Left: higher-order digits, right: lower-order digits<br>Active low: xxx (top bar over pin or signal name)<br>Memory map address: Top: high-order, bottom: low-order<br>Note : Explanation of part of text marked Note |
|                            | Caution: Item to be especially noted.<br>Remark: Supplement                                                                                                                                                                              |
|                            | Numeric notation: Binary xxxx or xxxxB<br>Decimal xxxx                                                                                                                                                                                   |
|                            | Hexadecimal XXXXH                                                                                                                                                                                                                        |
|                            | Prefix indicating power of 2 (address space and memory capacity):<br>K (kilo) : 2 <sup>10</sup> = 1024                                                                                                                                   |
|                            | M (mega) : $2^{20} = 1024^2$                                                                                                                                                                                                             |
|                            | G (giga) : $2^{30} = 1024^3$                                                                                                                                                                                                             |

**Related documents** The related documents referred to in this publication may include preliminary versions. However, preliminary versions are not marked as such.

#### Document related to V832

| Product Name                             | Document No. |
|------------------------------------------|--------------|
| V832 User's manual - Hardware            | This manual  |
| V830 Family User's Manual - Architecture | U12496E      |
| μPD705102 Data Sheet                     | U13675E      |

#### Document related to development tools (user's manual)

| Product Name       |              |                                        | Document No. |
|--------------------|--------------|----------------------------------------|--------------|
| CA830 (C compiler) |              | Operation (UNIX <sup>™</sup> based)    | U11013E      |
|                    |              | Operation (Windows <sup>™</sup> based) | U11068E      |
|                    |              | Assembly language                      | U11014E      |
|                    |              | C language                             | U11010E      |
|                    |              | Project manager                        | U11991E      |
| RX830 ITRON1       |              | Fundamental                            | U11730E      |
| (real-time OS)     | eal-time OS) | Installation                           | U11731E      |
|                    |              | Technical                              | U11713E      |
|                    | $\mu$ ITRON  | Fundamental                            | U13152E      |
|                    | Ver. 3.0     | Installation                           | U13151E      |
|                    |              | Technical                              | U13150E      |

# TABLE OF CONTENTS

| CHAPTE | R 1 GENERAL                                                                | 23 |
|--------|----------------------------------------------------------------------------|----|
| 1.1    | Features                                                                   | 23 |
| 1.2    | Application Fields                                                         | 24 |
| 1.3    | Ordering Information                                                       | 25 |
| 1.4    | Pin Configuration (Top View)                                               | 25 |
| 1.5    | Internal Block Configuration                                               | 27 |
| 1.6    | Internal Units                                                             | 28 |
|        |                                                                            |    |
| CHAPTE | R 2 PIN FUNCTION                                                           | 31 |
| 2.1    | Pin Function List                                                          | 31 |
|        | 2.1.1 Port pins                                                            | 31 |
|        | 2.1.2 Pins other than port pins                                            | 32 |
| 2.2    | Pin Status                                                                 | 34 |
| 2.3    | Pin Function                                                               | 35 |
|        | 2.3.1 Address bus                                                          | 35 |
|        | 2.3.2 Data bus                                                             | 35 |
|        | 2.3.3 Bus control signals                                                  | 35 |
|        | 2.3.4 System control signals                                               | 37 |
|        | 2.3.5 Interrupt control signals                                            | 38 |
|        | 2.3.6 SDRAM control signals                                                | 38 |
|        | 2.3.7 DMA control signals                                                  | 39 |
|        | 2.3.8 Real-time pulse control signals                                      | 40 |
|        | 2.3.9 Serial control signals                                               | 40 |
|        | 2.3.10 Port control signals                                                | 40 |
|        | 2.3.11 Debug control signals                                               | 41 |
| 2.4    | I/O Circuits of Respective Pins and Recommended Connections of Unused Pins | 42 |
| CHAPTE | R 3 CPU FUNCTION                                                           | 45 |
|        |                                                                            |    |
| 3.1    | Internal Peripheral I/O Space                                              | 45 |
|        | 3.1.1 Notes                                                                | 46 |
| 3.2    | CPU Core System Registers                                                  | 46 |
| CHAPTE | R 4 INTERRUPT/EXCEPTION PROCESSING FUNCTION                                | 47 |
| 4.1    | Interrupt/Exception Processing                                             | 47 |
|        | 4.1.1 Interrupt/exception processing types                                 | 47 |
| 4.2    | Non-Maskable Interrupt                                                     | 49 |
|        | 4.2.1 Servicing non-maskable interrupt                                     | 49 |
| 4.3    | Maskable Interrupts                                                        | 50 |
|        | 4.3.1 Maskable interrupt servicing format                                  | 50 |
|        | 4.3.2 Priority of maskable interrupt                                       | 52 |
| 4.4    | Exception Processing                                                       | 53 |

|    | 4.5  | Restoring from Exception/Interrupt                |     |
|----|------|---------------------------------------------------|-----|
|    |      | 4.5.1 Restoring from exception/interrupt          |     |
|    |      | 4.5.2 Restoring from fatal exception routine      |     |
|    | 4.6  | Interrupt Control Registers                       |     |
|    |      | 4.6.1 Interrupt group priority register (IGP)     |     |
|    |      | 4.6.2 Interrupt clear register (ICR)              |     |
|    |      | 4.6.3 Interrupt request register (IRR)            |     |
|    |      | 4.6.4 Interrupt request mask register (IMR)       | 57  |
|    |      | 4.6.5 ICU mode register (IMOD)                    |     |
|    | 4.7  | Interrupt Requests by External Input Pins         |     |
| СН | APTE | R 5 BUS CONTROL FUNCTION                          | 61  |
|    | 5.1  | Features                                          |     |
|    | 5.2  | External I/O Cycle                                |     |
|    | 0.2  | 5.2.1 Byte access control                         |     |
|    | 5.3  | SRAM (ROM) Cycle                                  |     |
|    | 0.0  | 5.3.1 SRAM (ROM) single cycle                     |     |
|    |      | 5.3.2 SRAM (ROM) burst cycle                      |     |
|    |      | 5.3.3 Byte access control                         |     |
|    | 5.4  | Page-ROM Cycle                                    |     |
|    | 0.4  | 5.4.1 Page-ROM single cycle                       |     |
|    |      | 5.4.2 Page-ROM burst cycle                        |     |
|    | 5.5  | SDRAM Cycle                                       |     |
|    | 0.0  | 5.5.1 SDRAM single read cycle                     |     |
|    |      | 5.5.2 SDRAM single write cycle                    |     |
|    |      | 5.5.3 SDRAM burst read cycle                      |     |
|    |      | 5.5.4 SDRAM burst write cycle                     |     |
|    |      | 5.5.5 Timing control                              |     |
|    |      | 5.5.6 Byte access control                         |     |
|    |      | 5.5.7 Refresh control                             |     |
|    |      | 5.5.8 Initial sequence                            |     |
|    |      | 5.5.9 Power-down mode                             |     |
|    | 5.6  | Idle State                                        |     |
|    | 5.7  | Bus Sizing                                        |     |
|    | 5.8  | Bus Hold Cycle                                    |     |
|    | 5.9  | Bus Arbitration                                   |     |
|    | 5.10 |                                                   |     |
|    | 5.11 | Memory Mapped I/O                                 |     |
|    |      | ······································            |     |
| СН | APTE | R 6 WAIT CONTROL FUNCTION                         | 107 |
|    | 6.1  | Features                                          | 107 |
|    | 6.2  | Address Space and Block                           |     |
|    | 6.3  | Wait Control Registers                            |     |
|    |      | 6.3.1 Bus cycle type control register (BCTC)      |     |
|    |      | 6.3.2 Data bus width control register (DBC)       |     |
|    |      | 6.3.3 Programmable wait control register 0 (PWC0) |     |
|    |      |                                                   |     |

|        | 6.3.4 Programmable wait control register 1 (PWC1)                       | 112 |
|--------|-------------------------------------------------------------------------|-----|
|        | 6.3.5 Programmable idle control registers 0 and 1 (PIC0 and PIC1)       | 113 |
| 6.4    | Wait Control by READY Pin                                               |     |
|        | 6.4.1 Sampling timing of READY pin                                      | 114 |
|        | 6.4.2 When using both READY pin and programmable wait                   | 114 |
| CHAPTE | R 7 MEMORY ACCESS CONTROL FUNCTION                                      | 115 |
| 7.1    | Features                                                                | 115 |
| 7.1    | SDRAM Control Function                                                  |     |
| 1.2    | 7.2.1 Address multiplex function                                        |     |
|        | 7.2.2 Judgment of on-page/off-page                                      |     |
|        | 7.2.3 SDRAM configuration register (SDC)                                |     |
|        | 7.2.4 SDRAM mode register (SDM)                                         |     |
|        | 7.2.5 Refresh function                                                  |     |
| 7.3    | Page-ROM Control Function                                               | 122 |
|        | 7.3.1 Page-ROM configuration register (PRC)                             | 122 |
| CHAPTE | R 8 DMA FUNCTION                                                        | 123 |
| 8.1    | Features                                                                | 123 |
| 8.2    | Configuration                                                           |     |
| 8.3    | -                                                                       |     |
| 0.0    | 8.3.1 DMA source address registers 0 through 3 (DSA0 through DSA3)      |     |
|        | 8.3.2 DMA destination address registers 0 through 3 (DDA0 through DDA3) |     |
|        | 8.3.3 DMA byte count registers 0 through 3 (DBC0 through DBC3)          |     |
|        | 8.3.4 DMA channel control registers 0 through 3 (DCHC0 through DCHC3)   |     |
|        | 8.3.5 DMA control register (DC)                                         |     |
| 8.4    | Transfer Mode                                                           |     |
|        | 8.4.1 Single transfer mode                                              |     |
|        | 8.4.2 Demand transfer mode                                              | 135 |
| 8.5    | DMA Transfer Type and Subject to Transfer                               | 135 |
|        | 8.5.1 Two-cycle transfer                                                | 135 |
|        | 8.5.2 Subject to transfer                                               | 136 |
| 8.6    | Priorities of DMA Channels                                              | 137 |
| 8.7    | DMA Transfer Request                                                    | 137 |
|        | 8.7.1 Request from DMARQ pin                                            | 137 |
|        | 8.7.2 Request from software                                             | 137 |
|        | 8.7.3 Request from internal peripheral hardware                         | 138 |
| 8.8    | DMA Transfer End Interrupt                                              |     |
|        | 8.8.1 TCn bit reference and DMA transfer end interrupt                  | 139 |
| 8.9    | DMA Transfer End Output                                                 |     |
| 8.10   | Abort                                                                   |     |
|        | 8.10.1 Aborting by NMI signal                                           |     |
|        | 8.10.2 Temporary stop by HLDRQ signal or refresh                        |     |
| 8.11   | Bus Sizing during DMA Transfer                                          | 143 |

| CHAPTE | R 9 SERIAL INTERFACE FUNCTION                             | 145 |
|--------|-----------------------------------------------------------|-----|
| 9.1    | Asynchronous Serial Interface (UART)                      | 145 |
|        | 9.1.1 General                                             |     |
|        | 9.1.2 Features                                            | 146 |
|        | 9.1.3 Configuration                                       | 147 |
|        | 9.1.4 Mode registers and control registers                | 148 |
|        | 9.1.5 Pin functions                                       | 154 |
|        | 9.1.6 Interrupt requests                                  | 154 |
|        | 9.1.7 Basic operation                                     | 155 |
| 9.2    | Clocked Serial Interface (CSI)                            | 157 |
|        | 9.2.1 Features                                            | 157 |
|        | 9.2.2 Configuration                                       | 157 |
|        | 9.2.3 Mode registers and control registers                | 158 |
|        | 9.2.4 Pin function                                        |     |
|        | 9.2.5 Basic operation                                     |     |
| 9.3    | Baud Rate Generator                                       | 162 |
|        | 9.3.1 Configuration and function                          | 162 |
|        | 9.3.2 Baud rate generator compare register (BRG0)         |     |
|        | 9.3.3 Baud rate generator prescaler mode register (BPRM0) |     |
|        | R 10 TIMER/COUNTER FUNCTION                               |     |
| 10.2   |                                                           |     |
|        | 10.2.1 Timer 1                                            |     |
|        | 10.2.2 Timer 4                                            |     |
|        | 10.2.3 Capture/compare registers (CC10 through CC13)      |     |
| 10.3   | Timer/Counter Control Registers                           |     |
|        | 10.3.1 Timer unit mode register (TUM1)                    |     |
|        | 10.3.2 Timer control register 1 (TMC1)                    |     |
|        | 10.3.3 Timer control register 4 (TMC4)                    |     |
|        | 10.3.4 Timer output control register (TOC1)               |     |
|        | 10.3.5 ICU mode register (IMOD)                           |     |
|        | 10.3.6 Timer overflow status register (TOVS)              |     |
| 10.4   | Operation                                                 | 180 |
|        | 10.4.1 Timer 1                                            | 180 |
|        | 10.4.2 Timer 4                                            | 181 |
| 10.5   | Notes                                                     | 182 |
| CHAPTE | R 11 PORT FUNCTION                                        | 185 |
| 11.1   | Basic Configuration of Port                               | 185 |
|        | PORT                                                      |     |
|        | 11.2.1 Configuration of PORT                              |     |
|        | 11.2.2 PORT control register                              |     |
| 11.3   | PORTA                                                     |     |
|        | 11.3.1 Configuration of PORTA                             |     |

|        | 11.3.2 PORTA control registers                    | 192   |
|--------|---------------------------------------------------|-------|
| 11.4   | PORTB                                             | 194   |
|        | 11.4.1 Configuration of PORTB                     | 194   |
|        | 11.4.2 PORB control registers                     | 195   |
|        |                                                   |       |
| CHAPTE | R 12 CLOCK GENERATION FUNCTION                    | 197   |
| 12.1   | Features                                          | 197   |
| 12.2   | Configuration                                     | 197   |
| 12.3   | Selecting Input Clock                             | 198   |
|        | 12.3.1 Lockup time                                |       |
| 12.4   | Clock Output Control                              | 198   |
|        | 12.4.1 Clock output disable mode                  |       |
| 12.5   | Clock Control Registers                           | 199   |
|        | 12.5.1 Clock control register (CGC)               | 199   |
|        | 12.5.2 Power management register (PMR)            | 200   |
|        | 12.5.3 PLL control register (PLLCR)               | 201   |
| CHAPTE | R 13 STANDBY FUNCTION                             | 203   |
| 13.1   | Features                                          | 203   |
| 13.2   | Power Management Modes                            | 204   |
|        | 13.2.1 Setting of mode selection                  | 205   |
| 13.3   | Standby Mode                                      |       |
|        | 13.3.1 HALT mode                                  |       |
|        | 13.3.2 STOP mode                                  | 208   |
| 13.4   | Ensuring Oscillation Stabilization Time           | 210   |
| CHAPTE | R 14 RESET/NMI CONTROL FUNCTION                   | 213   |
| 14.1   | Features                                          | 213   |
|        | Non-Maskable Interrupt (NMI)                      |       |
|        | Reset                                             |       |
|        | 14.3.1 Pin function                               | 213   |
|        | 14.3.2 Initialize                                 | 215   |
| CHAPTE | R 15 DEBUG/TRACE FUNCTION                         | 217   |
|        | -                                                 | o 4 = |
|        | Features                                          |       |
| 15.2   | In-Circuit Emulator Connector (target board side) | 218   |
| APPEND | IX A BUS DESIGN FOR V832 TARGET BOARD             | 219   |
| APPEND | X B REGISTER INDEX                                | 221   |
| APPEND | X C GENERAL INDEX                                 | 223   |

[MEMO]

# LIST OF FIGURES (1/4)

| Figure | No. Title                                                                         | Page |
|--------|-----------------------------------------------------------------------------------|------|
| 2-1    | I/O Circuits of Pins                                                              | 43   |
| 3-1    | Internal Peripheral I/O Map                                                       | 45   |
| 4-1    | Processing Flow of Non-Maskable Interrupt                                         | 49   |
| 4-2    | Maskable Interrupt servicing Flow                                                 | 51   |
| 4-3    | Exception Processing Flow                                                         | 53   |
| 4-4    | Flow of Restoration from Exception/Interrupt                                      | 54   |
| 4-5    | Flow of Restoration from Fatal Exception Routine                                  | 54   |
| 4-6    | Interrupt Group Priority Register (IGP)                                           | 55   |
| 4-7    | Interrupt Clear Register (ICR)                                                    | 56   |
| 4-8    | Interrupt Request Register (IRR)                                                  | 57   |
| 4-9    | Interrupt Request Mask Register (IMR)                                             | 57   |
| 4-10   | ICU Mode Register (IMOD)                                                          | 59   |
| 5-1    | External I/O Cycle (32-bit bus mode)                                              | 62   |
| 5-2    | Example of Connection of 16M ROM (1M $	imes$ 16) (in 32-bit bus mode)             | 64   |
| 5-3    | Example of Connection of 1M SRAM (128K $\times$ 8) (in 32-bit bus mode)           | 65   |
| 5-4    | SRAM (ROM) Single Cycle (32-bit bus mode)                                         | 67   |
| 5-5    | SRAM (ROM) Burst Cycle                                                            | 69   |
| 5-6    | Page-ROM Burst Cycle (32-bit bus mode)                                            | 71   |
| 5-7    | Page-ROM Burst Cycle (16-bit bus mode, 8-byte page size)                          | 72   |
| 5-8    | Example of Connection with SDRAM (64M bits) (in 16-bit bus mode)                  | 74   |
| 5-9    | Example of Connection with SDRAM (64M bits) (in 32-bit bus mode)                  | 75   |
| 5-10   | SDRAM Single Read Cycle (off-page, 32-bit data width)                             | 76   |
| 5-11   | SDRAM Single Read Cycle (on-page, 32-bit data width)                              | 77   |
| 5-12   | SDRAM Single Write Cycle (off-page, 32-bit data width)                            | 78   |
| 5-13   | SDRAM Single Write Cycle (on-page, 32-bit data width)                             | 79   |
| 5-14   | SDRAM Burst Read Cycle (off-page, 32-bit data width)                              | 81   |
| 5-15   | SDRAM Burst Read Cycle (on-page, 32-bit data width)                               | 82   |
| 5-16   | SDRAM Burst Write Cycle (off-page, 32-bit data width)                             | 83   |
| 5-17   | SDRAM Burst Write Cycle (on-page, 32-bit data width)                              | 84   |
| 5-18   | SDRAM Access Timing Control (in burst read cycle, 32-bit data width)              | 86   |
| 5-19   | SDRAM Byte Access Control (write in byte units, 32-bit data width)                | 88   |
| 5-20   | SDRAM Byte Access Control (read in half-word units, 32-bit data width)            | 89   |
| 5-21   | Auto Refresh Cycle (32-bit data width)                                            | 90   |
| 5-22   | Self-Refresh Cycle (when TRP = 0 and TRC = 01, 32-bit data width)                 | 91   |
| 5-23   | SDRAM Initialization Sequence                                                     | 93   |
| 5-24   | SDRAM Mode Register Setting Cycle (32-bit data width)                             | 94   |
| 5-25   | Power-Down Mode (32-bit data width)                                               | 95   |
| 5-26   | Access SDRAM Single Read Cycle Added by Bus Sizing (off-page, 16-bit data width)  | 98   |
| 5-27   | Access SDRAM Single Write Cycle Added by Bus Sizing (off-page, 16-bit data width) | 99   |
| 5-28   | Access SDRAM Burst Read Cycle Added by Bus Sizing (off-page, 16-bit data width)   | 100  |
| 5-29   | Access SDRAM Burst Write Cycle Added by Bus Sizing (off-page, 16-bit data width)  | 101  |

# LIST OF FIGURES (2/4)

| Figure       | No. Title                                                             | Page |
|--------------|-----------------------------------------------------------------------|------|
| F 20         | Access in 1/O Curle Added by Due Siring (16 bit date width)           | 102  |
| 5-30<br>5-31 | Access in I/O Cycle Added by Bus Sizing (16-bit data width).          |      |
|              | Access in SRAM Single Cycle Added by Bus Sizing (16-bit data width)   |      |
| 5-32         | Bus Hold Cycle                                                        |      |
| 6-1          | Address Space                                                         |      |
| 6-2          | Bus Cycle Type Control Register (BCTC)                                |      |
| 6-3          | Data Bus Width Control Register (DBC)                                 |      |
| 6-4          | Programmable Wait Control Register 0 (PWC0)                           | 111  |
| 6-5          | Programmable Wait Control Register 1 (PWC1)                           |      |
| 6-6          | Programmable Idle Control Registers 0 and 1 (PIC0 and PIC1)           | 113  |
| 7-1          | SDRAM Configuration Register (SDC)                                    |      |
| 7-2          | SDRAM Mode Register (SDM)                                             |      |
| 7-3          | Refresh Control Register (RFC)                                        |      |
| 7-4          | Page-ROM Configuration Register (PRC)                                 |      |
| 8-1          | DMAC Block Diagram                                                    |      |
| 8-2          | DMA Source Address Registers 0H through 3H (DSA0H through DSA3H)      |      |
| 8-3          | DMA Source Address Registers 0L through 3L (DSA0L through DSA3L)      |      |
| 8-4          | DMA Destination Address Registers 0L through 3L (DDA0L through DDA3L) |      |
| 8-5          | DMA Destination Address Registers 0L through 3L (DDA0L through DDA3L) |      |
| 8-6          | DMA Byte Count Registers 0 through 3 (DBC0 through DBC3)              |      |
|              |                                                                       |      |
| 8-7          | DMA Channel Control Registers 0 through 3 (DCHC0 through DCHC3)       |      |
| 8-8          | DMA Control Register (DC)                                             |      |
| 8-9          | Example of Single Transfer 1                                          |      |
| 8-10         | Example of Single Transfer 2                                          |      |
| 8-11         | Example of Demand Transfer                                            |      |
| 8-12         | Two-Cycle Demand Transfer (external I/O to SRAM)                      |      |
| 8-13         | Example of Transfer on Request from Internal Peripheral Hardware      |      |
| 8-14         | Transfer End Processing of Channels 0 and 1                           |      |
| 8-15         | DMA Transfer End Output Timing                                        |      |
| 8-16         | 16-to-32-Bit Data Bus Width (32-bit transfer bus sizing)              |      |
| 8-17         | 16-to-16-Bit Data Bus Width (32-bit transfer bus sizing)              | 144  |
| 9-1          | Block Diagram of UART                                                 | 147  |
| 9-2          | Asynchronous Serial Interface Mode Register 00 (ASIM00)               | 148  |
| 9-3          | Asynchronous Serial Interface Mode Register 01 (ASIM01)               | 150  |
| 9-4          | Asynchronous Serial Interface Status Register (ASIS0)                 | 151  |
| 9-5          | Receive Buffer (RXB0, RXB0L)                                          | 152  |
| 9-6          | Transmit Shift Register (TXS0, TXS0L)                                 |      |
| 9-7          | Transmit Data Format of UART                                          | 155  |
| 9-8          | Block Diagram of CSI                                                  | 157  |
| 9-9          | Clocked Serial Interface Mode Register 0 (CSIM0)                      |      |
| 9-10         | Serial I/O Shift Register 0 (SIO0)                                    | 159  |

| lo. Title                                           | Page |
|-----------------------------------------------------|------|
|                                                     |      |
| CSI Transfer Timing                                 |      |
| Block Configuration of Baud Rate Generator (BRG)    |      |
| Baud Rate Generator Compare Register (BRG0)         |      |
| Baud Rate Generator Prescaler Mode Register (BPRM0) |      |
| Block Configuration of Timer 1                      |      |
| Block Configuration of Timer 4                      |      |
| Timer 1 (TM1)                                       |      |
| Timer 4 (TM4)                                       |      |
| Compare Register (CM4)                              |      |
| Capture/Compare Registers (CC10 through CC13)       |      |
|                                                     |      |
| Timer Unit Mode Register (TUM1)                     |      |
| Timer Control Register 1 (TMC1)                     |      |
| Timer Control Register 4 (TMC4)                     |      |
| Timer Output Control Register (TOC1)                |      |
| Timer Overflow Status Register (TOVS)               |      |

Basic Operation of Timer 1.....

Example of Capture Operation .....

Basic Operation of Timer 4.....

Example of Compare Operation

Types of Ports .....

Block Diagram of PORT0 .....

Block Diagram of PORT1 and PORT4 .....

Block Diagram of PORT2 and PORT3 .....

I/O Port Register (PORT) .....

# LIST OF FIGURES (3/4)

Figure No.

9-11

9-12

9-13

9-14

10-1

10-2

10-3

10-4

10-5

10-6

10-7

10-8

10-9

10-10

10-11

10-12

10-13

10-14

10-15

11-1

11-2

11-3

11-4

11-5

| 11-6  | I/O Mode Register (PM)                      | 189 |
|-------|---------------------------------------------|-----|
| 11-7  | Port Control Mode Register (PC)             | 190 |
| 11-8  | Block Diagram of PORTAn (n = 0, 2, 4, or 6) | 191 |
| 11-9  | Block Diagram of PORTAn (n = 1, 3, 5, or 7) | 192 |
| 11-10 | I/O Port Register A (PORTA)                 | 192 |
| 11-11 | I/O Mode Register A (PAM)                   | 193 |
| 11-12 | Port A Control Mode Register (PAC)          | 193 |
| 11-13 | Block Diagram of PORTB0 through PORTB7      | 194 |
| 11-14 | I/O Port Register B (PORTB)                 | 195 |
| 11-15 | I/O Mode Register B (PBM)                   | 195 |
| 11-16 | Port B Control Mode Register (PBC)          | 196 |
| 12-1  | Block Diagram of Clock Generator            | 197 |
| 12-2  | Clock Output Disable Mode                   | 198 |
| 12-3  | Clock Control Register (CGC)                | 199 |
| 12-4  | Power Management Register (PMR)             | 200 |
| 12-5  | PLL Control Register (PLLCR)                | 201 |
|       |                                             |     |

180

181

181

182

185

186

187

188

189

# LIST OF FIGURES (4/4)

| Figure | No. Title                                                                                     | Page |
|--------|-----------------------------------------------------------------------------------------------|------|
| 13-1   | Status Transition                                                                             | 203  |
| 13-2   | Operating Frequency Changing Sequence                                                         | 204  |
| 13-3   | Operation Timing of STOPAK                                                                    | 209  |
| 13-4   | STOP Mode Releasing Timing (with NMI signal input)                                            | 211  |
| 13-5   | STOP Mode Releasing Timing (with RESET signal input)                                          | 211  |
| 14-1   | Accepting Reset Signal                                                                        | 214  |
| 15-1   | Example of Recommended Circuit for Connector Connecting In-Circuit Emulator Supporting N-wire | 218  |
| A-1    | Recommended Circuit for Inserting Buffer                                                      | 219  |

| Table | No. Title                                                                                    | Page  |  |
|-------|----------------------------------------------------------------------------------------------|-------|--|
| 2-1   | Status of Each Pin                                                                           | . 34  |  |
| 2-1   | I/O Circuits of Respective Pins and Recommended Connections of Unused Pins                   |       |  |
|       |                                                                                              |       |  |
| 4-1   | Interrupt List                                                                               | 47    |  |
| 4-2   | Interrupt List (Maskable Interrupts)                                                         | 48    |  |
| 4-3   | Relation between Priority, Exception Code, Handler Address, and Interrupt Priority           | 56    |  |
| 4-4   | Correspondence between Each Bit of Interrupt Control Registers and Interrupt Request Signals | 58    |  |
| 5-1   | 32-Bit Data Bus (××BEN)                                                                      | 63    |  |
| 5-2   | 16-Bit Data Bus (xxBEN)                                                                      | 63    |  |
| 5-3   | 32-Bit Data Bus (xxDQM)                                                                      | . 87  |  |
| 5-4   | 16-Bit Data Bus (xxDQM)                                                                      | . 87  |  |
| 5-5   | Values of Bus Control Signals during Idle Period                                             | 96    |  |
| 5-6   | Access Sequence in Single Cycle                                                              | 96    |  |
| 5-7   | Access Sequence in Burst Cycle                                                               | . 97  |  |
| 7-1   | Output of Row Address and Column Address (32-bit data width)                                 | 116   |  |
| 7-2   | Output of Row Address and Column Address (16-bit data width)                                 | 116   |  |
| 7-3   | Address Compared by on-page/off-page Judgment                                                | 117   |  |
| 7-4   | Types of SDRAMs Connectable                                                                  | . 119 |  |
| 9-1   | Start Condition                                                                              | 161   |  |
| 9-2   | BRG Setting Data                                                                             | 164   |  |
| 10-1  | Capture/Compare Registers                                                                    | 173   |  |
| 11-1  | Operation of PORT in Control Mode                                                            | 186   |  |
| 11-2  | Operation of PORTA in Control Mode                                                           | . 191 |  |
| 11-3  | Operation of PORTB in Control Mode                                                           | 194   |  |
| 12-1  | PMC and Frequency in PLL Mode/Direct Mode                                                    | . 197 |  |
| 13-1  | Operation of Clock Generator by Standby Control                                              | 206   |  |
| 13-2  | Operating Status in HALT Mode                                                                | 207   |  |
| 13-3  | Releasing HALT Mode by Interrupt Request                                                     | 208   |  |
| 13-4  | Operating Status in STOP Mode                                                                | 209   |  |
| 14-1  | Status of Output Pin Immediately after Reset                                                 | 214   |  |
| 14-2  | Initial Value of Each Register after Reset                                                   | 215   |  |

# LIST OF TABLES

[MEMO]

#### **CHAPTER 1 GENERAL**

The V832 is a 32-bit RISC microprocessor for embedded control applications, with a high-performance 32-bit V830<sup>TM</sup> ( $\mu$ PD705100) processor core and many peripheral functions such as an SDRAM/ROM controller, 4-channel DMA controller, real-time pulse unit, serial interface, and interrupt controller.

In addition to high interrupt response speed and optimized pipeline structure, the V832 offers sum-of-products operation instructions, concatenated shift instructions, and high-speed branch instructions to realize multimedia functions, and therefore, can provide high performance in multimedia systems such as internet/intra-net systems, car navigation systems, digital still cameras, and color FAXes.

#### 1.1 Features

| • | CPU function                                                 |                                        |
|---|--------------------------------------------------------------|----------------------------------------|
|   | V830-compatible instructions                                 |                                        |
|   | Instruction cache                                            | : 4K bytes                             |
|   | Instruction RAM                                              | : 4K bytes                             |
|   | Data cache                                                   | : 4K bytes                             |
|   | Data RAM                                                     | : 4K bytes                             |
|   | Minimum number of instruction execution cycles               | s: 1 cycle                             |
|   | Memory space and I/O space                                   | : 4G bytes each                        |
|   | Number of general purpose registers                          | : 32 bits × 32                         |
| • | Interrupt/exception function                                 |                                        |
|   | Non-maskable: External input: 1                              |                                        |
|   | Maskable : External input : 8 (of which 4                    | are multiplexed with internal sources) |
|   | Internal source: 11 types                                    |                                        |
|   | Priority can be specified in 4 groups.                       |                                        |
| • | Bus control function                                         |                                        |
|   | Chip select output : 8 blocks (                              | 8 <del>CS</del> )                      |
|   | Memory and I/O space selectable for 4 $\overline{\text{CS}}$ |                                        |
|   | SDRAM and other memory space selectable for                  | $2\overline{\text{CS}}$                |
|   | Linear address space of each block: 16M bytes                | ;                                      |
| • | Wait control function                                        |                                        |
|   | SDRAM space : Without wait control                           |                                        |
|   | Other memory spaces : Software control of 0 to               | 7 wait states                          |
|   | I/O space : Software control of 0 to                         | 15 wait states                         |
|   | Idle state : 0 to 7 states can be ins                        | erted.                                 |
|   |                                                              |                                        |

| • | Memory access control function                                     |
|---|--------------------------------------------------------------------|
|   | SDRAM directly connectable                                         |
|   | Page mode of Page-ROM supported                                    |
|   | Flash memory directly connectable                                  |
| ٠ | DMA function                                                       |
|   | 4 channels                                                         |
|   | Maximum number of transfers: 16,777,216 (2 <sup>24</sup> )         |
|   | Transfer type : 2-cycle transfer                                   |
|   | Transfer mode : Single transfer and demand transfer                |
|   | Programmable wait function                                         |
| • | Serial interface function                                          |
|   | Asynchronous serial interface (UART) : 1 channel                   |
|   | Clocked serial interface (CSI) : 1 channel                         |
|   | On-chip dedicated baud rate generator: 1 channel                   |
| ٠ | Timer/counter function                                             |
|   | 16-bit timer/event counter : 1 channel                             |
|   | Timer output : 2                                                   |
|   | 16-bit capture/compare register: 4                                 |
|   | 16-bit interval timer : 1 channel                                  |
| • | Port function                                                      |
|   | 21 I/O ports                                                       |
| ٠ | Clock generation function                                          |
|   | PLL clock synthesizer; PLL clock synthesizer: $\times 6, \times 8$ |
| • | Standby function                                                   |
|   | HALT and STOP modes, power management mode, and direct mode        |
| • | Debug function                                                     |
|   | Debug-dedicated synchronous serial interface : 1 channel           |
|   | Trace-dedicated interface : 1 channel                              |
|   | Trace function : Branch PC trace and data trace                    |
| • | Package                                                            |
|   | 160-pin plastic LQFP ( $24 \times 24$ mm)                          |
|   |                                                                    |

# 1.2 Application Fields

- Internet/intra-net systems
- Car navigation
- Digital still cameras
- Color FAX

#### 1.3 Ordering Information

| Part Number         | Package                                                |
|---------------------|--------------------------------------------------------|
| μPD705102GM-143-8ED | 160-pin plastic LQFP (fine pitch) ( $24 \times 24$ mm) |

#### 1.4 Pin Configuration (Top View)

• 160-pin plastic LQFP (fine pitch) (24 × 24 mm)





Caution Directly connect the IC1 (Internally connected 1) pin to GND\_O.

#### Pin names

|                                               | NMI : Non-Maskable Interrupt Request |
|-----------------------------------------------|--------------------------------------|
| BCYST : Bus Cycle Start P                     | PORT0 to PORT4,                      |
| BT16B : Boot Bus Size 16 bit P                | PORTA0 to PORTA7,                    |
| CAS         : Column Address Strobe         P | PORTB0 to PORTB7 : Port              |
| CKE : Clock Enable R                          | R/W : Bus Read or Write Status       |
| CLKOUT : Clock Out                            | RAS : Row Address Strobe             |
| CMODE : Clock Mode                            | READY : Ready                        |
| CS0 to CS7 : Chip Select                      | RESET : Reset                        |
| D0 to D31 : Data Bus R                        | RXD : Receive Data                   |
| DCK : Debug Clock S                           | SCLK : Serial Clock                  |
| DDI : Debug Data Input S                      | SDCLKOUT: SDRAM Clock Out            |
| DDO : Debug Data Output S                     | SI : Serial Input                    |
| DMAAK0 to DMAAK3 S                            | SO : Serial Output                   |
| : DMA Acknowledge                             | STOPAK : Stop Acknowledge            |
| DMARQ0 to DMARQ3                              | TC : Terminal Count                  |
| : DMA Request T                               | TCLR : Timer Clear                   |
| DMS : Debug Mode Select T                     | ΓI : Timer Input                     |
| DRST : Debug Reset T                          | FO10, TO11: Timer Output             |
| GND_I : Ground T                              | IRCDATA0 to TRCDATA3: Trace Data     |
| GND_O : Ground T                              | TXD : Transmit Data                  |
| GND_PLL : PLL Ground                          | JLBEN : Upper Lower Byte Enable      |
| HLDAK : Hold Acknowledge L                    | JLDQM : Upper Lower DQ Mask enable   |
| HLDRQ : Hold Request                          | JUBEN : Upper Upper Byte Enable      |
| IC1 : Internally Connected L                  | JUDQM : Upper Upper DQ Mask enable   |
| INTP00 to INTP03, INTP10 to INTP13            | VDD_I : Power Supply (2.5 V)         |
| : Interrupt Request From Peripheral V         | VDD_O : Power Supply (3.3 V)         |
| IORD : I/O Read V                             | VDD_PLL : PLL Power Supply (2.5 V)   |
| IOWR     : I/O Write                          | WE : Write Enable                    |
| LLBEN : Lower Lower Byte Enable X             | K1, X2 : Crystal resonator           |
| LLDQM : Lower Lower DQ Mask enable            |                                      |
| LUBEN : Lower Upper Byte Enable               |                                      |
| LUDQM : Lower Upper DQ Mask enable            |                                      |

MRD

MWR

: Memory Read

: Memory Write

# 1.5 Internal Block Configuration

The internal block configuration of the V832 is as shown below.



#### 1.6 Internal Units

The internal units of the V832 and their functions are as follows:

#### (1) Bus control unit (BCU)

Controls the address bus, data bus, and control bus pins. The major functions of BCU are as follows:

#### (a) Bus arbitration

Arbitrates the bus mastership among bus masters (CPU, SDRAMC, DMAC, and external bus masters). The bus mastership can be changed after completion of the bus cycle under execution, and in an idle state.

#### (b) Wait control

Controls eight areas in the 16M-byte space corresponding to eight chip select signals (CS0 through CS7). Generates chip select signals, controls wait states, and selects the type of bus cycle.

#### (c) SDRAM controller

Generates commands and controls access to the SDRAM. The  $\overline{CAS}$  latency is 2 only.

#### (d) ROM controller

Accessing ROM with page access function is supported. The bus cycle immediately before and addresses are compared, and wait states are controlled in the normal access (off-page) and page access (on-page) modes. A page width of 8 bytes to 16 bytes can be supported.

#### (2) Interrupt controller (ICU)

Services maskable interrupt requests (INTP00 through INTP03, and INTP10 through INTP13) from internal peripheral hardware and external sources. The priorities of these interrupt requests can be specified in units of four groups, and edge-triggered or level-triggered interrupts can be nested.

#### (3) DMA controller (DMAC)

Transfers data between memory and I/O in the place of the CPU. The transfer type is 2-cycle transfer. Two transfer modes, single transfer and demand transfer, are available.

#### (4) Serial interface (UART/CSI/BRG)

One asynchronous serial interface (UART) channel and one clocked serial interface (CSI) channel is provided. As the serial clock source, the output of the baud rate generator (BRG) and the bus clock can be selected.

#### (5) Real-time pulse unit (RPU)

Provides timer/counter functions. The on-chip 16-bit time/event counter and 16-bit interval timer can be used to calculate pulse intervals and frequencies, and to output programmable pulses.

#### (6) Clock generator (CG)

A frequency 6 or 8 times higher than that of a resonator connected to the X1 and X2 pins is supplied as the operating clock of the CPU. In addition, a bus clock is supplied from the CLKOUT pin as the operating clock of the peripheral units, or from the SDCLKOUT pin as the operating clock of the SDRAM. An external clock can be also input instead of connecting a resonator.

The frequencies of the CPU clock and bus clock can be changed by power management control (PMC) to lower the power consumption.

#### (7) Port (PIO)

Provides port functions. 21 I/O ports are available. The pins of these ports can be used as port pins or other functions.

#### (8) System control unit (SYU)

A circuit that rejects noise on the RESET signal (input)/NMI signal (input) is provided.

#### (9) Debug control unit (DCU)

A circuit to realize mapping and trace functions is provided to implement basic debugging functions.

[MEMO]

# CHAPTER 2 PIN FUNCTION

# 2.1 Pin Function List

# 2.1.1 Port pins

| Pin Name | I/O         | Function                                                                    | Shared with: |
|----------|-------------|-----------------------------------------------------------------------------|--------------|
| PORT0    | Schmitt I/O | PORT                                                                        | SCLK         |
| PORT1    | I/O         | 5-bit I/O port.<br>Can be specified in input or output mode in 1-bit units. | SO           |
| PORT2    | Schmitt I/O |                                                                             | SI           |
| PORT3    |             |                                                                             | RXD          |
| PORT4    | I/O         |                                                                             | TXD          |
| PORTA0   | I/O         | PORTA                                                                       | DMARQ0       |
| PORTA1   |             | 8-bit I/O port.<br>Can be specified in input or output mode in 1-bit units. | DMAAK0       |
| PORTA2   |             | Can be specified in input of output mode in t-bit drifts.                   | DMARQ1       |
| PORTA3   |             |                                                                             | DMAAK1       |
| PORTA4   |             |                                                                             | DMARQ2       |
| PORTA5   |             |                                                                             | DMAAK2       |
| PORTA6   |             |                                                                             | DMARQ3       |
| PORTA7   |             |                                                                             | DMAAK3       |
| PORTB0   | I/O         | PORTB                                                                       | ТІ           |
| PORTB1   |             | 8-bit I/O port.<br>Can be specified in input or output mode in 1-bit units. | TCLR         |
| PORTB2   |             | Can be specified in input or output mode in 1-bit units.                    | INTP00       |
| PORTB3   |             |                                                                             | INTP13       |
| PORTB4   |             |                                                                             | INTP01       |
| PORTB5   |             |                                                                             | INTP11       |
| PORTB6   |             |                                                                             | INTP02       |
| PORTB7   |             |                                                                             | INTP03       |

(1/2)

\_\_\_\_

# 2.1.2 Pins other than port pins

×

★

★ ★

| D0 - D313-state I/OData busIIIIA1 - A233-state outputAddress busIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pin Name                                       | I/O            | Function                                                         | Shared with: |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------|------------------------------------------------------------------|--------------|
| READYInputEnd of bus cycle enableHLDRQInputBus hold requestHLDAKOutputBus hold enableMRD3-state outputMemory read strobeDUBENByte enable output (nost significant byte: D11 to D24)ULBENByte enable output (enables second byte: D23 to D16)DUBENByte enable output (enables second byte: D15 to D8)UBENByte enable output (enables second byte: D15 to D8)IDBENVO read strobeIDWRVO read strobeBYte enable output (enables least significant byte: D1 to D0)IOWRVO read strobeIOWRCS7 space bus size settingBY16BInputCS7 space bus size settingRWNAstate outputRW outputRWNNoutputReset inputX1Crystal resonator connection (when external clock input is open)X2Schmitt inputSchoek outputCKOUTOutputBus clock outputCMODEInputPLL multiplication factor setting (x6, x8)STOPAKOutputSTOP mode report outputTCINTP10InputMemory chip select outputTCINTP13InputMaskable interruptsPORTB5INTP10InputFOR mode report outputTCINTP01InputPORTB5TO10INTP01In                                                                                                                      | D0 - D31                                       | 3-state I/O    | Data bus                                                         | —            |
| HLDRQInputBus hold requestHLDRQOutputBus hold enableMRD3-state outputMemory read strobeUUBENByte enable output (most significant byte: D31 to D24)ULBENByte enable output (enables second byte: D23 to D16)LUBENByte enable output (enables second byte: D23 to D16)UUBENByte enable output (enables least significant byte: D7 to D0)LUBENByte enable output (enables least significant byte: D7 to D0)IOWRI/O write strobeMWRMemory write strobeBT16BInputCST space bus size settingBT16BInputReset noutputRWPReset noutputRWRW outputRWCrystal resonator connection (when external clock input is open)X1Crystal resonator connection/external clock input is open)X2Schmitt inputStoOP wolf pis select outputCKGODEInputNerony t/ip select outputGS2, CSFState outputMemory trip select outputINTP10InputNaskable interruptsFORINTP11InputPOR mode report outputINTP13InputPOR mode report outputPOR modeINTP0InputPOR mode report outputPOR modeINTP01InputPOR mode report outputPOR modeINTP01Inpu                                                                         | A1 - A23                                       | 3-state output | Address bus                                                      | —            |
| HLDAKOutputBus hold enableMRD3-state outputMemory read strobeUUBENByte enable output (most significant byte: D31 to D24)ULBENByte enable output (enables second byte: D23 to D16)LUBENByte enable output (enables second byte: D23 to D16)LUBENByte enable output (enables stat significant byte: D1 to D8)LUBENByte enable output (enables least significant byte: D7 to D0)IOWRI/O read strobeIOWRMemory write strobeMWRCS7 space bus size settingBT16BInputCS7 space bus size settingRWMemory write strobeRWWReset inputRESETInputReset inputX1Crystal resonator connection (when external clock input is open)X2Schmit inputPLL multiplication factor setting (<6, ×8)                                                                                                                                                                                                                                                                                                                                                                                                       | READY                                          | Input          | End of bus cycle enable                                          | —            |
| MRD3-state outputMemory read strobeUUBERNByte enable output (most significant byte: D31 to D24)ULBERNByte enable output (enables second byte: D23 to D16)LUBENByte enable output (enables third byte: D15 to D8)IORDV/O read strobeIOVRV/O read strobeMWRV/O read strobeBT16BInputCS7 space bus size settingBCYST3-state outputBus cycle start outputRWV/O trutReset inputRTMCrystal resonator connection (when external clock input is open)X1Crystal resonator connection (x6, x8)CLKOUTOutputBus clock outputCLKOUTOutputStroP mode report outputCS3 - CS6Memory V/O chip select outputINTP10InputSTOP mode report outputTCINTP11InputMaskable interruptsFORTB3INTP11InputMaskable interruptsFORTB3INTP0InputPORTB6FORTB4INTP0InputPORTB6                                                                                                                                                                                                                                                                                                                                     | HLDRQ                                          | Input          | Bus hold request                                                 | —            |
| UUBER         Byte enable output (most significant byte: D31 to D24)            ULBER         Byte enable output (enables second byte: D23 to D16)            LUBER         Byte enable output (enables third byte: D15 to D8)            ICDRD         Byte enable output (enables third byte: D15 to D8)            ICDRD         I/O read strobe            IOVR         //O read strobe            MWR         CS7 space bus size setting            BT16B         Input         CS7 space bus size setting            RCVST         3-state output         Reset input            RT         Input         Reset input             X1          Crystal resonator connection (when external clock input is open)            X2         Schmit input         Crystal resonator connection/external clock input            CKOUT         Output         Bus clock output             CKOUT         Output         Bus clock output             CKOUT         Output         Bus clock output             CS3 <cs6< td="">         Memory I/O chip select output        </cs6<> | HLDAK                                          | Output         | Bus hold enable                                                  | —            |
| ILBER         Byte enable output (enables second byte: D23 to D16)            ILBER         Byte enable output (enables second byte: D15 to D8)            ILBER         Byte enable output (enables second byte: D15 to D8)            ICORD         I/O read strobe            I/O read strobe             I/O write strobe             MWR         Memory write strobe            BT16B         Input         CS7 space bus size setting            BCYST         3-state output         Bus cycle start output            RWW         RW output              X1          Crystal resonator connection (when external clock input is open)            X1          Crystal resonator connection/external clock input            X2         Schmitt input         Crystal resonator connection/external clock input            CKOUT         Output         Bus clock output            CMODE         Input         PLL multiplication factor setting (x6, x8)            CS3 CS6         3-state output         STOP mode report output                                        | MRD                                            | 3-state output | Memory read strobe                                               | —            |
| LUBEN         Byte enable output (enables third byte: D15 to D8)            ILBEN         Byte enable output (enables least significant byte: D7 to D0)            IORD         I/O read strobe            I/O wite strobe             MWR         Memory wite strobe            BT16B         Input         CS7 space bus size setting            BCYST         3-state output         Bus cycle start output            RWW         RW output         RW output            RT16B         Input         RW output            RWW          R/W output            RWW         Crystal resonator connection (when external clock input is open)            X1          Crystal resonator connection/external clock input is open)            X2         Schmitt input         Crystal resonator connection/external clock input is open)            X2         Schmitt input         Porstal resonator connection/external clock input is open            CKOUT         Output         Bus clock output             CKOUT         Output         Stor Pomode report output         | UUBEN                                          |                | Byte enable output (most significant byte: D31 to D24)           | —            |
| ILBEN         Byte enable output (enables least significant byte: D7 to D0)            IORD         I/O read strobe            IOWR         I/O read strobe            MWR         Memory write strobe            BT16B         Input         CS7 space bus size setting            BCYST         3-state output         Bus cycle start output            RWW         RW output             RWW         RW output             RESET         Input         Reset input            X1          Crystal resonator connection (when external clock input is open)            X2         Schmitt input         Bus clock output            CKOUT         Output         Bus clock output            CSS2, CSS7         3-state output         Memory chip select output            STOPAK         Output         STOP mode report output            INTP10         Input         Maskable interrupts         TO10           INTP13         Input         Maskable interrupts         FO31           INTP01         INTP01         PORTB5                                             | ULBEN                                          |                | Byte enable output (enables second byte: D23 to D16)             | —            |
| IORD         I/O read strobe            MWR         I/O write strobe            MWR         Input         CS7 space bus size setting            BT16B         Input         CS7 space bus size setting            BCYST         3-state output         Bus cycle start output            RWW          R/W output            RT1          R/W output            RESET         Input         Reset input            X1          Crystal resonator connection (when external clock input is open)            X2         Schmitt input         Crystal resonator connection/external clock input            CKOUT         Output         Bus clock output            CMODE         Input         PLL multiplication factor setting (×6, ×8)            CS3 - CS6         Memory I/O chip select output             STOPAK         Output         STOP mode report output         TC           INTP10         Input         Maskable interrupts         TO10           INTP13         INTP13         PORTB5         PORTB4           INTP00                                           | LUBEN                                          |                | Byte enable output (enables third byte: D15 to D8)               | —            |
| IOWR         I/O write strobe            MWR         Input         CS7 space bus size setting            BT16B         Input         CS7 space bus size setting            BCYST         3-state output         Bus cycle start output            RWR          R/W output            RWR          R/W output            RESET         Input         Reset input            X1          Crystal resonator connection (when external clock input is open)            X2         Schmitt input         Crystal resonator connection/external clock input            CLKOUT         Output         Bus clock output            CMODE         Input         PLL multiplication factor setting (×6, ×8)            CS3, CS5                                                                                                                                                                                                                                                                                                                                                            | LLBEN                                          |                | Byte enable output (enables least significant byte: D7 to D0)    | —            |
| MWR         Memory write strobe            BT16B         Input         CS7 space bus size setting            BCYST         3-state output             RW         MW output             RW         RW output             RESET         Input         Reset input             X1          Crystal resonator connection (when external clock input is open)            X2         Schmitt input         Crystal resonator connection/external clock input            CLKOUT         Output         Bus clock output             CMDE         Input         PLL multiplication factor setting (x6, x8)             CS3, CS5         3-state output               STOPAK         Output         STOP mode report output              INTP10         Input         Maskable interrupts         TO10 <td>IORD</td> <td></td> <td>I/O read strobe</td> <td>—</td>                                                                                                                                                                                                                        | IORD                                           |                | I/O read strobe                                                  | —            |
| BT16B         Input         CS7 space bus size setting            BCYST         3-state output         Bus cycle start output            RW          RW output            RESET         Input         Reset input            X1          Crystal resonator connection (when external clock input is open)            X2         Schmitt input         Crystal resonator connection/external clock input            CLKOUT         Output         Bus clock output            CMODE         Input         PLL multiplication factor setting (×6, ×8)            CS2, CS7         3-state output         Memory l/O chip select output            CS3 - CS6         Memory l/O chip select output             STOPAK         Output         STOP mode report output         TC            INTP10         Input         Maskable interrupts         Montpace         PORTB3           INTP11         Input         Netset         PORTB4         PORTB4           INTP01         INTP01         PORTB4         PORTB4         PORTB4                                                | IOWR                                           |                | I/O write strobe                                                 | —            |
| BCYST         3-state output         Bus cycle start output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | MWR                                            |                | Memory write strobe                                              | —            |
| R/W         R/W output         —           RESET         Input         Reset input         —           X1         —         Crystal resonator connection (when external clock input is open)         —           X2         Schmitt input         Crystal resonator connection/external clock input         —           CLKOUT         Output         Bus clock output         —           CMODE         Input         PLL multiplication factor setting (x6, x8)         —           CS2, CS7         3-state output         Memory chip select output         —           CS3 - CS6         Memory I/O chip select output         —           STOPAK         Output         STOP mode report output         TC           INTP10         Input         Maskable interrupts         T010           INTP11         Input         Maskable interrupts         PORTB3           INTP10         Input         PORTB3         PORTB4           INTP00         INTP01         PORTB4         PORTB4           INTP01         INTP04         PORTB4         PORTB4                      | BT16B                                          | Input          | CS7 space bus size setting                                       | —            |
| RESET         Input         Reset input         —           X1         —         Crystal resonator connection (when external clock input is open)         —           X2         Schmitt input         Crystal resonator connection/external clock input         —           X2         Schmitt input         Crystal resonator connection/external clock input         —           CLKOUT         Output         Bus clock output         —           CMODE         Input         PLL multiplication factor setting (×6, ×8)         —           CS2, CS7         3-state output         Memory chip select output         —           CS3 - CS6         Memory I/O chip select output         —         —           STOPAK         Output         STOP mode report output         —         —           INTP10         Input         Maskable interrupts         T010         PORTB5           INTP11         INTP13         PORTB3         PORTB2         PORTB4           INTP01         INTP60         PORTB4         PORTB4                                                | BCYST                                          | 3-state output | Bus cycle start output                                           | —            |
| X1       —       Crystal resonator connection (when external clock input is open)       —         X2       Schmitt input       Crystal resonator connection/external clock input       —         CLKOUT       Output       Bus clock output       —         CMODE       Input       PLL multiplication factor setting (×6, ×8)       —         CS2, CS7       3-state output       Memory chip select output       —         CS3 - CS6       Memory l/O chip select output       —         STOPAK       Output       STOP mode report output       TC         INTP10       Input       Maskable interrupts       T010         INTP12       INTP13       PORTB3       PORTB3         INTP00       INTP01       PORTB4       PORTB4         INTP02       Output       PORTB4       PORTB4                                                                                                                                                                                                                                                                                          | R/W                                            |                | R/W output                                                       | —            |
| X2       Schmitt input       Crystal resonator connection/external clock input       —         CLKOUT       Output       Bus clock output       —       —         CMODE       Input       PLL multiplication factor setting (×6, ×8)       —       —         CS2, CS7       3-state output       Memory chip select output       —       —         CS3 - CS6       Memory I/O chip select output       —       —         STOPAK       Output       STOP mode report output       —       —         INTP10       Input       Maskable interrupts       TO10       PORTB5         INTP11       INTP13       PORTB3       PORTB4       PORTB4         INTP00       INTP01       PORTB4       PORTB4       PORTB4         INTP02       MITP02       MEROPU AND                                                                                                                                                                                                                                                                                   | RESET                                          | Input          | Reset input                                                      | —            |
| CLKOUT     Output     Bus clock output        CMODE     Input     PLL multiplication factor setting (×6, ×8)        CS2, CS7     3-state output     Memory chip select output        CS3 - CS6     Memory l/O chip select output        STOPAK     Output     STOP mode report output     TC       INTP10     Input     Maskable interrupts     T010       INTP12     NASKABLE interrupts     T011       INTP13     PORTB3     PORTB3       INTP01     INTP01     PORTB4       INTP02     Output     PORTB4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | X1                                             | —              | Crystal resonator connection (when external clock input is open) | —            |
| CMODE     Input     PLL multiplication factor setting (×6, ×8)     —       CS2, CS7     3-state output     Memory chip select output     —       CS3 - CS6     Memory I/O chip select output     —       STOPAK     Output     STOP mode report output     TC       INTP10     Input     Maskable interrupts     T010       INTP11     NASkable interrupts     PORTB5       INTP13     INTP00     PORTB3       INTP01     INTP02     PORTB4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | X2                                             | Schmitt input  | Crystal resonator connection/external clock input                | —            |
| CS2, CS7     3-state output     Memory chip select output     —       CS3 - CS6     Memory I/O chip select output     —       STOPAK     Output     STOP mode report output     TC       INTP10     Input     Maskable interrupts     T010       INTP12     INTP13     PORTB5     T011       INTP00     INTP01     PORTB2     PORTB4       INTP02     PORTB6     PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CLKOUT                                         | Output         | Bus clock output                                                 | —            |
| CS3 - CS6     Memory I/O chip select output     —       STOPAK     Output     STOP mode report output     TC       INTP10     Input     Maskable interrupts     T010       INTP11     PORTB5     T011       INTP13     PORTB3     PORTB2       INTP01     INTP02     PORTB4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CMODE                                          | Input          | PLL multiplication factor setting (×6, ×8)                       | —            |
| STOPAK     Output     STOP mode report output     TC       INTP10     Input     Maskable interrupts     T010       INTP11     PORTB5     T011       INTP12     INTP13     PORTB3       INTP00     PORTB2     PORTB4       INTP01     PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $\overline{\text{CS2}}, \overline{\text{CS7}}$ | 3-state output | Memory chip select output                                        | —            |
| INTP10       Input       Maskable interrupts       TO10         INTP11       PORTB5       TO11         INTP13       PORTB3       PORTB2         INTP01       PORTB4       PORTB4         INTP02       PORTB6       PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\overline{CS3}$ - $\overline{CS6}$            |                | Memory I/O chip select output                                    | —            |
| INTP11 PORTB5<br>INTP12 TO11<br>INTP13 PORTB3<br>INTP00 PORTB2<br>INTP01 PORTB4<br>INTP02 PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | STOPAK                                         | Output         | STOP mode report output                                          | TC           |
| INTP12     T011       INTP13     PORTB3       INTP00     PORTB2       INTP01     PORTB4       INTP02     PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTP10                                         | Input          | Maskable interrupts                                              | TO10         |
| INTP13     PORTB3       INTP00     PORTB2       INTP01     PORTB4       INTP02     PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | INTP11                                         |                |                                                                  | PORTB5       |
| INTP00 PORTB2<br>INTP01 PORTB4<br>INTP02 PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTP12                                         |                |                                                                  | TO11         |
| INTP01 PORTB4 PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | INTP13                                         |                |                                                                  | PORTB3       |
| INTP02 PORTB6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | INTP00                                         |                |                                                                  | PORTB2       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTP01                                         |                |                                                                  | PORTB4       |
| INTP03 PORTB7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | INTP02                                         |                |                                                                  | PORTB6       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | INTP03                                         |                |                                                                  | PORTB7       |
| NMI         Non-maskable interrupt         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | NMI                                            |                | Non-maskable interrupt                                           | —            |
| RAS     3-state output     SDRAM RAS strobe     —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RAS                                            | 3-state output | SDRAM RAS strobe                                                 | —            |
| UUDQM DQ mask enable (most significant byte: D31 to D24) —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | UUDQM                                          |                | DQ mask enable (most significant byte: D31 to D24)               | —            |
| ULDQM DQ mask enable (second byte: D23 to D16) —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ULDQM                                          |                | DQ mask enable (second byte: D23 to D16)                         | _            |
| LUDQM DQ mask enable (third byte: D15 to D8) —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | LUDQM                                          |                | DQ mask enable (third byte: D15 to D8)                           | _            |

DQ mask enable (least significant byte: D7 to D0)

LLDQM

★

\* \*

×

| Pin Name               | I/O            | Function                                                                       | Shared with: |
|------------------------|----------------|--------------------------------------------------------------------------------|--------------|
| WE                     | 3-state output | SDRAM write strobe                                                             | _            |
| CAS                    |                | SDRAM CAS strobe                                                               | _            |
| CSO                    |                | SDRAM chip select                                                              | _            |
| CS1                    |                | SDRAM/SRAM (ROM) chip select                                                   | _            |
| CKE                    |                | SDRAM clock enable                                                             | _            |
| SDCLKOUT               | Output         | SDRAM clock output                                                             |              |
| DMARQ0                 | Input          | DMA requests (CH0 to CH3)                                                      | PORTA1       |
| DMARQ1                 |                |                                                                                | PORTA3       |
| DMARQ2                 |                |                                                                                | PORTA5       |
| DMARQ3                 |                |                                                                                | PORTA7       |
| DMAAK0                 | Output         | DMA enable (CH0 to CH3)                                                        | PORTA0       |
| DMAAK1                 |                |                                                                                | PORTA2       |
| DMAAK2                 |                |                                                                                | PORTA4       |
| DMAAK3                 |                |                                                                                | PORTA6       |
| TC                     |                | DMA transfer end output                                                        | STOPAK       |
| TO10                   |                | Timer 1 output                                                                 | INTP10       |
| TO11                   | _              |                                                                                | INTP12       |
| TCLR                   | Input          | Timer 1 clear, start input                                                     | PORTB1       |
| ТІ                     |                | Timer 1 count clock input                                                      | PORTB0       |
| RXD                    | Schmitt input  | UART data input                                                                | PORT3        |
| TXD                    | Output         | UART data output                                                               | PORT4        |
| SCLK                   | Schmitt I/O    | CSI clock I/O                                                                  | PORT0        |
| SI                     | Schmitt input  | CSI data input                                                                 | PORT2        |
| SO                     | Output         | CSI data output                                                                | PORT1        |
| DCK                    | Schmitt Input  | Debug clock input                                                              | _            |
| DDI                    | Input          | Debug data input                                                               | _            |
| DDO                    | Output         | Debug data output                                                              | _            |
| DMS                    | Input          | Debug mode select                                                              | _            |
| DRST                   |                | DCU reset input                                                                | _            |
| TRCDATA0 -<br>TRCDATA3 | Output         | Trace data output                                                              | _            |
| Vdd_I                  |                | Positive power supply (2.5 V)                                                  | _            |
| Vdd_O                  |                | Positive power supply (3.3 V)                                                  | _            |
| GND_I                  |                | Ground (2.5 V)                                                                 |              |
| GND_O                  |                | Ground (3.3 V)                                                                 | _            |
| VDD_PLL                |                | PLL (internal clock generator) positive power supply (2.5 V) <sup>Note 1</sup> |              |
| GND_PLL                |                | PLL (internal clock generator) ground potential (2.5 V) <sup>Note 2</sup>      |              |

\*

\*

**Notes 1.** It is recommended to take measures to prevent noise from an ordinary power supply pin (V<sub>DD</sub>\_I) affecting this pin.

2. It is recommended to take measures to prevent noise from an ordinary power supply pin (GND\_I) affecting this pin.

# 2.2 Pin Status

Table 2-1 shows the operating status of each pin.

| Operating Status<br>Pin                                  | Reset        | Bus Hold     | HALT Mode    | STOP Mode  |
|----------------------------------------------------------|--------------|--------------|--------------|------------|
| CLKOUT, SDCLKOUT                                         | Clock output | Clock output | Clock output | 0          |
| $\overline{CS2} - \overline{CS7}$                        | 1            | Hi-Z         | Note 1       | 1          |
| A1 - A23                                                 | Undefined    | Hi-Z         | Note 1       | Undefined  |
| D0 - D31                                                 | Hi-Z         | Hi-Z         | Note 1       | Hi-Z       |
| BCYST                                                    | 1            | Hi-Z         | Note 1       | 1          |
| $\overline{MRD}, \overline{MWR}$                         | 1            | Hi-Z         | Note 1       | 1          |
| ULBEN, UUBEN,                                            | 1            | Hi-Z         | Note 1       | 1          |
| IORD                                                     | 1            | Hi-Z         | Note 1       | 1          |
| IOWR                                                     | 1            | Hi-Z         | Note 1       | 1          |
| HLDAK                                                    | 1            | 0            | Note 1       | 1          |
| CS0, RAS, CAS, WE,<br>CKE, LLDQM, LUDQM,<br>ULDQM, UUDQM | 1            | Hi-Z         | Note 1       | Note 2     |
| CS1                                                      | 1            | Hi-Z         | Note 1       | Notes 2, 3 |
| R/W                                                      | 1            | Hi-Z         | Note 1       | 1          |

#### Table 2-1. Status of Each Pin

**Notes 1**. DMA operation can be performed in the HALT mode.

2. Self-refresh command, 1 if self-refresh is disabled.

- **3.** The  $\overline{\text{CS1}}$  area is 1 when SRAM is selected.
- Remark 0 : Low-level output
  - 1 : High-level output
  - Hi-Z: high impedance

## 2.3 Pin Function

## 2.3.1 Address bus

#### (1) A1 through A23 (Address Bus) --- 3-state output

The address bus outputs address signals when the V832 accesses an external main memory or I/O unit. An address space of  $2^{24}$  bytes can be accessed. The address signals change at the rising edge of the bus clock.

#### 2.3.2 Data bus

#### (1) D0 through D31 (Data Bus) --- 3-state I/O

The data bus inputs or outputs write data or read data when the V832 accesses an external main memory or I/O unit. These data signals change at the rising edge of the bus clock. When data is input or when the SDRAM is accessed, the signals on these pins are sampled at the rising edge of the bus clock. Otherwise, they are sampled at the falling edge.

### 2.3.3 Bus control signals

## (1) READY (Ready) --- Input

This signal extends the bus cycle to match it to the access time of the memory or I/O. It is sampled at the rising edge of the bus clock immediately after the read/write signal. Be sure to observe the setup/hold time of the READY input; otherwise, the operation will not be guaranteed.

## (2) HLDRQ (Hold Request) --- Input

This pin requests the CPU for the bus mastership. It is sampled at the rising edge of the bus clock.

#### (3) HLDAK (Hold Acknowledge) --- Output

This is an acknowledge signal in response to the HLDRQ input.

When the CPU receives the HLDRQ signal, it asserts the HLDAK signal active. When HLDRQ is deasserted inactive, the CPU deasserts the HLDAK signal inactive, and is granted the bus mastership again.

## ★ (4) MRD (Memory Read) --- 3-state output

This is a strobe signal indicating that the bus cycle under execution is a read cycle of the external memory. It changes in synchronization with the falling of the bus clock.

However, this signal is always active in the burst cycle and in the 16-bit bus mode. It is always inactive in the refresh cycle.

#### (5) LLBEN (Lower Lower Byte Enable) --- 3-state output

This signal is for bus cycle read under execution or a write enable signal for write data. It validates the least significant byte (D7 to D0) of the data bus. This signal changes in synchronization with the falling of the bus clock.

## (6) LUBEN (Lower Upper Byte Enable) --- 3-state output

This signal is for bus cycle read under execution or a write enable signal for write data. It validates the third byte (D15 to D8) of the data bus. This signal changes in synchronization with the falling of the bus clock.

## (7) ULBEN (Upper Lower Byte Enable) --- 3-state output

This signal is for bus cycle read under execution or a write enable signal for write data. It validates the second byte (D23 to D16) of the data bus. This signal changes in synchronization with the falling of the bus clock.

## (8) UUBEN (Upper Upper Byte Enable) --- 3-state output

This signal is for bus cycle read under execution or a write enable signal for write data. It validates the most significant byte (D31 to D24) of the data bus. This signal changes in synchronization with the falling of the bus clock.

## (9) IORD (I/O Read) --- 3-state output

This is a strobe signal indicating that the bus cycle under execution is a read cycle for an external I/O. It changes in synchronization with the falling of the bus clock.

## (10) IOWR (I/O Write) --- 3-state output

This is a strobe signal for a data write to an external I/O. It changes in synchronization with the falling of the bus clock.

## (11) MWR (Memory Write Strobe)

This is a strobe signal for writing data to the external memory. Its level changes in synchronization with the falling of the bus clock.

## (12) BT16B (Bout Bus Size 16 bit) --- Input

This signal fixes the external data bus width of an area specified by  $\overline{CS7}$  on initializing the CPU to 16 bits. When this signal is asserted active, a mode supporting a 16-bit data bus system is set.

This signal is sampled at the rising of the clock next to the one at which the RESET signal is made high. BT16B can be changed only at reset. If this signal is changed at any other time, the CPU operation is not guaranteed.

## (13) BCYST (Bus Cycle Start) --- Output

This signal indicates the first one cycle of the bus cycle. It is generated at the timing of the  $\overline{CAS}$  cycle when the DRAM is accessed. This signal changes in synchronization with the rising of the bus clock.

## (14) R/W (Bus Read or Write Status)

This signal indicates whether the bus cycle under execution is a read cycle or a write cycle. Its level changes at the beginning of the bus cycle.

This signal changes in synchronization with the rising of the bus clock.

#### 2.3.4 System control signals

## ★ (1) RESET (Reset) --- Input

This signal initializes the V832. Be sure to hold the active period of this signal at least for the duration of 25 clocks. The low-level width input to the  $\overrightarrow{\text{RESET}}$  pin on power application must be wider than the oscillation stabilization time of the resonator. Make sure that the oscillation stabilization time satisfying the specifications of the resonator used elapses. Make sure that at least 10 ms elapses to stabilize the PLL on power application or on starting the PLL in the STOP mode. When the  $\overrightarrow{\text{RESET}}$  signal is input and deasserted inactive, the V832 initializes each signal and internal register, and starts instruction execution from address FFFFF0H.

## (2) X1 and X2 (Crystal Resonator) --- Input

Connect a crystal resonator to these pins when the internal clock generator is used. When an external clock is used, input used the clock to the X2 pin. Leave the X1 pin open.

## (3) IC1 (Internally connected)

This pin is internally connected. Directly connect this pin to GND\_O.

## (4) CLKOUT (Clock Out) --- Output

This pin outputs an internally generated bus clock.

## (5) CMODE (Clock Mode)

This pin sets the multiplication factor of the internal PLL when the CPU is initialized. When a low level is input to this pin, the multiplication factor is 6; when a high level is input, it is 8. The level of CMODE can be changed only at reset.

#### (6) CS0 through CS2 (Chip Select) --- 3-state output

These pins output chip select signals to the memory address space. The address block that outputs a signal is fixed for each chip select signal. The  $\overline{CS0}$  area is a dedicated SDRAM space, the  $\overline{CS1}$  area is an SDRAM/SRAM (ROM) space, and the  $\overline{CS2}$  area is a dedicated SRAM (ROM) space. These signals change in synchronization with the rising of the bus clock.

## (7) CS3 through CS6 (Chip Select) --- 3-state output

These pins output chip select signals to memory address space or I/O address space. To which of these signals are to be output is determined by register setting. The address block that outputs a signal is fixed for each chip select signal. These signals change in synchronization with the rising of the bus clock.

## (8) CS7 (Chip Select) --- 3-state output

This pin outputs a chip select signal to the memory address space. The address block to which the signal is to be output is fixed by each chip select signal. The level of this signal changes in synchronization with rising of the bus clock.

## (9) **STOPAK** (Stop Acknowledge)

This signal indicates that the CPU has entered the stop mode.

#### 2.3.5 Interrupt control signals

#### (1) INTP10 through INTP13 (Interrupt Request From Peripheral) --- Input

These are asynchronous interrupt request signals to the interrupt control unit (ICU). It can be selected whether these signals are triggered by edge or level (high level). When the RPU is used, however, the level trigger cannot be selected.

#### (2) INTP00 through INTP03 (Interrupt Request From Peripheral) --- Input

These are asynchronous interrupt request signals for the interrupt control unit (ICU). It can be selected whether these signals are triggered by edge or level (high level).

## (3) NMI (Non-Maskable Interrupt Request) --- Input

This is an interrupt request signal to the CPU which cannot be masked. It is sampled at the rising edge of the clock and rejects noise of 5 clocks or less.

The NMI request is accepted at the falling edge of the NMI signal after noise has been rejected.

## 2.3.6 SDRAM control signals

#### (1) RAS (Row Address Strobe) --- 3-state output

This signal outputs a command to the SDRAM. Its level changes in synchronization with the rising of the bus clock.

#### (2) LLDQM (Lower Lower DQ Mask Enable) --- 3-state output

This signal controls the data signal for the SDRAM. It enables the least significant byte (D7 to D0) of the data bus. When the SDRAM is read, this signal controls enabling output of the SDRAM; when the SDRAM is written, it controls byte masking of SDRAM. The level of this signal changes in synchronization with the rising of the bus clock.

#### (3) LUDQM (Lower Upper DQ Mask Enable) --- 3-state output

This signal controls the data signal for the SDRAM. It enables the third byte (D15 to D8) of the data bus. When the SDRAM is read, this signal controls enabling output of the SDRAM; when the SDRAM is written, it controls byte masking of SDRAM. The level of this signal changes in synchronization with the rising of the bus clock.

## (4) ULDQM (Upper Lower DQ Mask Enable) --- 3-state output

This signal controls the data signal for the SDRAM. It enables the second byte (D23 to D16) of the data bus. When the SDRAM is read, this signal controls enabling output of the SDRAM; when the SDRAM is written, it controls byte masking of SDRAM. The level of this signal changes in synchronization with the rising of the bus clock.

## ★ (5) UUDQM (Upper Upper DQ Mask Enable) --- 3-state output

This is a strobe signal for the data signal of the SDRAM. It enables the most significant byte (D31 to D24) of the data bus. When the SDRAM is read, this signal controls enabling output of the SDRAM; when the SDRAM is written, it controls byte masking of SDRAM. The level of this signal changes in synchronization with the rising of the bus clock.

#### (6) WE (Write Enable) --- 3-state output

This signal outputs commands to the SDRAM. Its level changes in synchronization with the rising of the bus clock.

## (7) CAS (Column Address Strobe) --- 3-state output

This signal outputs a command to the SDRAM. Its level changes in synchronization with the rising of the bus clock.

## (8) $\overline{\text{CS0}}$ and $\overline{\text{CS1}}$ (Chip Select) --- 3-state output

These pins output chip select signals to the SDRAM address space. Their levels change in synchronization with the rising of the bus clock. If self refresh is executed while  $\overline{CS1}$  is selected for the SDRAM space,  $\overline{CS0}$  and  $\overline{CS1}$  are asserted active simultaneously.

#### (9) CKE (Clock Enable) --- 3-state output

This is a clock enable signal for the SDRAM. On self refresh or power down, it is deasserted inactive. Its level changes in synchronization with the rising of the bus clock.

#### (10) SDCLKOUT (SDRAM CLKOUT) --- Output

This pin outputs a clock dedicated to the SDRAM. Its level changes in synchronization with the bus clock.

#### 2.3.7 DMA control signals

## (1) DMARQ0 through DMARQ3 (DMA Request) --- Input

These are DMA service request signals, and correspond to DMA channels 0 through 3. Their priorities are fixed: DMARQ0 > DMARQ1> DMARQ2 > DMARQ3. The DMARQ0 through DMARQ3 signals are sampled at the rising edge of the bus clock. Keep these signals active until the corresponding DMA requests are accepted. When the DMARQ0 through DMARQ3 signals are not used, deassert these pins inactive (the active levels of these pins can be changed by using a register of the DMAC).

## (2) DMAAK0 through DMAAK3 (DMA Acknowledge) --- Output

These signals indicate that the corresponding DMA service requests are granted. They correspond to DMA channels 0 through 3. These signals are asserted active at the rising edge of the bus clock and remain active during DMA transfer.

## (3) TC (Terminal Count) --- Output

This signal indicates that the DMA transfer by the DMA controller is completed. It is asserted active at the rising edge of the bus clock. Because this signal outputs the logical sum of  $\overline{TC}$  of channels 0 through 3, generate the  $\overline{TC}$  signal of each channel by ANDing the DMAAK0 through DMAAK3 signals with an external circuit.

#### 2.3.8 Real-time pulse control signals

#### (1) TO10 and TO11 (Timer Output) --- Output

These signals indicate coincidence between the value of timer 1 (TM1) and the value of the capture/compare register (CC0) of the real-time pulse unit (RPU). The TO10 and TO11 signals are set by detection of coincidence of the CC10 and CC12 registers, and are reset by detection of coincidence of the CC11 and CC13 registers. The output of these signals can be inverted by setting the mode of the RPU.

#### (2) TCLR (Timer Clear) --- Input

This is the count clear start signal of TM1 of the RPU.

## (3) TI (Timer Input) --- Input

This is an external clock signal used by TM1 of the RPU. Select whether TM1 of the RPU uses an external clock signal or a clock resulting from dividing the internal bus clock, on initialization.

#### 2.3.9 Serial control signals

## (1) TXD (Transmit Data) --- Output

This is the serial transmit data output pin of UART. The TXD signal changes in synchronization with the internal serial clock. It remains high when no data is transmitted.

#### (2) RXD (Receive Data) --- Input

This is the serial receive data input pin of UART.

## (3) SCLK (Serial Clock) --- I/O

This is the serial clock I/O pin of CSI. Whether this pin is used as an input or output pin is set by a register.

### (4) SO (Serial Output) --- Output

This is the serial transmit data output pin of CSI. It changes in synchronization with the falling of the SCLK signal. This pin goes into a high-impedance state when no data is transmitted.

## (5) SI (Serial Input) --- Input

This is the serial receive data input pin of CSI. The SI signal is sampled at the rising edge of the SCLK signal.

#### 2.3.10 Port control signals

## (1) PORT0 through PORT4 (Port) --- 3-state I/O

These pins constitute a 5-bit parallel port which can be set in the input or output mode in 1-bit units.

#### (2) PORTA0 through PORTA7 (Port) --- 3-state I/O

These pins constitute an 8-bit parallel port which can be set in the input or output mode in 1-bit units.

## (3) PORTB0 through PORTB7 (Port) --- 3-state I/O

These pins constitute an 8-bit parallel port which can be set in the input or output mode in 1-bit units.

#### 2.3.11 Debug control signals

#### (1) DCK (Debug Clock) --- Schmitt input

This is a debug clock input pin. The DMS and DDI signals are sampled at the rising edge of the DCK signal, and data is output from the DDO pin at the falling edge of the DCK signal. Keep this signal high when the debug function is not used.

## (2) DDI (Debug Data Input) --- Input

This is a debug data input pin. It is sampled at the rising edge of the DCK signal when the debug serial interface is in the Shift state. Data is input to this pin with the LSB first. Keep this pin high when the debug function is not used.

#### (3) DDO (Debug Data Output) --- 3-state output

This is a debug data output pin. It outputs data at the falling edge of the DCK signal with the LSB first when the debug serial interface is in the Shift state.

### (4) DMS (Debug Mode Select) --- Input

This is a debug mode select input pin. The state machine of the debug serial interface changes depending on the level of the DMS signal. The DMS signal is sampled at the rising edge of the DCK signal. Keep this signal high when the debug function is not used.

## (5) DRST (Debug Reset) --- Input

This is a debug reset input pin, and inputs a negative logic signal that initializes the DCU asynchronously. When this signal is made low, the DCU is reset and invalidated. Keep this signal low when the debug function is not used.

## (6) TRCDATA0 through TRCDATA3 (Trace Data) --- Output

These are trace data output pins. They output packet trace data in 4-bit units, starting from the LSB, at the rising edge of the CLKOUT signal.

# 2.4 I/O Circuits of Respective Pins and Recommended Connections of Unused Pins

Table 2-2 shows the I/O circuit types of the respective pins and recommended connections of unused pins. For the I/O circuit of each type, refer to Figure 2-1.

## Table 2-2. I/O Circuits of Respective Pins and Recommended Connections of Unused Pins

| Pin                                                                                                                                                                                                                                                                                                                  | I/O Circuit Type | Recommended Connections                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------|
| BT16B, RESET, CMODE                                                                                                                                                                                                                                                                                                  | Туре 1           | _                                                                                                           |
| NMI, HLDRQ                                                                                                                                                                                                                                                                                                           |                  | Connect these pins to VDD_O.                                                                                |
| READY                                                                                                                                                                                                                                                                                                                |                  | Connect this pin GND_O.                                                                                     |
| SDCLKOUT, CLKOUT, HLDAK, TC/STOPAK                                                                                                                                                                                                                                                                                   | Туре 3           | Open these pins.                                                                                            |
| CS0 - CS7, WE, RAS, LLDQM, LUDQM, ULDQM,<br>UUDQM, CKE, CAS, A1 - A23, RW, BCYST, IORD,<br>IOWR, LLBEN, LUBEN, ULBEN, UUBEN, MWR, MRD                                                                                                                                                                                | Туре 4           | Open these pins.                                                                                            |
| PORT1/SO, PORT4/TXD, PORTB0/TI, PORTB1/TCLR,<br>PORTB2/INTP00, PORTB3/INTP13, PORTB4/INTP01,<br>PORTB5/INTP11, PORTB6/INTP02, PORTB7/INTP03,<br>PORTA0/DMARQ0, PORTA1/DMAAK0,<br>PORTA2/DMARQ1, PORTA3/DMAAK1<br>PORTA4/DMARQ2, PORTA5/DMAAK2<br>PORTA6/DMARQ3, PORTA7/DMAAK3, D0 - D31,<br>INTP10/TO10, INTP12/TO11 | Type 5-U         | Input status: Connect each of these pins to VDD_O or GND_O via resistor.<br>Output status: Open these pins. |
| PORT0/SCLK, PORT2/SI, PORT3/RXD                                                                                                                                                                                                                                                                                      | Туре 8           | Input status: Connect each of these pins to VDD_O or GND_O via resistor.<br>Output status: Open these pins. |



Figure 2-1. I/O Circuits of Pins

**Remark** VDD = VDD\_O

[MEMO]

## **CHAPTER 3 CPU FUNCTION**

This chapter explains the internal peripheral I/O space and CPU core system registers of the V832. For the instruction set and register configuration, refer to the V830 Family User's Manual-Architecture. For the internal peripheral I/O registers, refer to the description of each register in the function description of the peripheral units.

## 3.1 Internal Peripheral I/O Space

The internal peripheral I/O space is reserved at addresses C000000H through C00003FFH (1K bytes) of the high-order 1G bytes of the internal I/O area. To access the internal I/Os, use the IN.H/OUT.H instruction (in half-word units) or IN.B/OUT.B instruction (in byte units). When the internal I/O area is accessed, the bus cycle to the external device is not started and the idle state is set. For the status of each pin, refer to **5.6 Idle State**.



Figure 3-1. Internal Peripheral I/O Map

## 3.1.1 Notes

Note the following points when using the internal peripheral I/O space.

- Only the low-order 10 bits of a 32-bit address are used to decode a register address in terms of hardware, and an area of 1K bytes is used for register allocation.
- The low-order bit (A0) of an address is not decoded. If a register at an odd address (address 2n+1) is accessed in byte units, therefore, a register at an even address (address 2n) is accessed by the hardware.
- The V832 does not have a register that can be accessed in word units. If an internal peripheral I/O register is accessed in word units, it is forcibly accessed in half-word units.
- If a register that can be accessed in byte units is accessed in half-word units, the high-order 8 bits are undefined when the register is read. When data is written to the register, the low-order 8 bits are written.
- Addresses not allocated to registers are reserved for future expansion. If these addresses are accessed, the operation is undefined and not guaranteed.

## 3.2 CPU Core System Registers

With the V832, the processor ID register (PIR) is changed. PIR is a register that only identifies the CPU type number, and its contents are fixed to 00008302H (this register can be only read in 32-bit units).

For the initial value of each register after reset, refer to Table 14-2. Initial Value of Each Register after Reset.

# CHAPTER 4 INTERRUPT/EXCEPTION PROCESSING FUNCTION

#### 4.1 Interrupt/Exception Processing

The V832 has a dedicated interrupt controller (ICU) that can process a total of 15 interrupt requests.

An interrupt is an event that takes place independently of program execution. On the other hand, an exception is an event that takes place depending on program execution. In general, interrupts are processed prior to exceptions. In the V832, each interrupt request from on-chip peripheral function units and external units can be processed.

Exception processing can be started by an instruction (TRAP instruction) or by occurrence of an exception (such as an illegal instruction code (except address trap exception)). The cause of an exception can be identified by an exception code stored to ECR (Exception Cause Register).

Four levels of priorities can be specified in software for interrupt requests. An interrupt servicing is started at least six bus clocks after the request has been issued. Three bus clocks of these six bus clocks are used to reject noise. An internal interrupt is started at least 3 bus clocks after the request has been issued.

### 4.1.1 Interrupt/exception processing types

The interrupts/exceptions of the V832 can be classified into the following four types:

- Non-maskable interrupt: 1 source
- Maskable interrupt : 15 sources
- Software exception : 32 sources
- Exception trap : 4 sources

## Table 4-1. Interrupt List

| Turpo              | Classification | Source of   | Interrupt/Exception      | Exception Code | Handler   | Restore                   |
|--------------------|----------------|-------------|--------------------------|----------------|-----------|---------------------------|
| Туре               | Classification | Name Note 1 | Cause                    | (ECR)          | Address   | PC Note 2                 |
| Reset              | Interrupt      | RESET       | Reset input              | FFF0H          | FFFFFFF0H | Undefined                 |
| Non-maskable       | Interrupt      | NMI         | NMI input                | FFD0H          | FFFFFFD0H | next PC <sup>Note 3</sup> |
| Software exception | Exception      | TRAP 1nH    | TRAP instruction         | FFBnH          | FFFFFB0H  | next PC                   |
|                    |                | TRAP 0nH    | TRAP instruction         | FFAnH          | FFFFFFA0H |                           |
| Exception trap     | Exception      | NMI         | Dual exception           | Note 4         | FFFFFFD0H | current PC                |
|                    |                | FAULT       | Fatal exception          | Not affected   | FFFFFE0H  |                           |
|                    |                | I-OPC       | Illegal instruction code | FF90H          | FFFFF90H  |                           |
|                    |                | DIV0        | Zero division            | FF80H          | FFFFFF80H |                           |

Notes 1. Handler names used in development tools or software.

- 2. The PC value saved to EIPC/FEPC/DPC when interrupt/exception processing is started.
- 3. Execution of all instructions cannot be stopped by an interrupt.
- 4. The exception code of an exception causing a dual exception.

**Remark** n = 0H to FH

| Туре | Classifi- | Group | In-<br>Group |                    | Cause of Interrupt                          |                  | Exception | Handler A  | ddress Note 3 | Restore                   |
|------|-----------|-------|--------------|--------------------|---------------------------------------------|------------------|-----------|------------|---------------|---------------------------|
| туре | cation    | Group | Priority     | Name               | Cause                                       | Unit             | Code      | HCCW.IHA=0 | HCCW.IHA=1    | PC Note 1                 |
|      | Interrupt | GR3   | 3            | RESERVED           | Reserved                                    |                  | FEF0H     | FFFFFEF0H  | FE0000F0H     | next PC <sup>Note 2</sup> |
| able |           |       | 2            | INTOV1             | Timer 1 overflow                            | RPU              | FEE0H     | FFFFFEE0H  | FE0000E0H     |                           |
|      |           |       | 1            | INTSER             | UART receive error                          | UART             | FED0H     | FFFFFED0H  | FE0000D0H     |                           |
|      |           |       | 0            | INTP03             | INTP03 pin input                            | External         | FEC0H     | FFFFFEC0H  | FE0000C0H     |                           |
|      |           | GR2   | 3            | INTSR              | UART receive end                            | UART             | FEB0H     | FFFFEB0H   | FE0000B0H     |                           |
|      |           |       | 2            | INTST              | UART transmit end                           | UART             | FEA0H     | FFFFFEA0H  | FE0000A0H     |                           |
|      |           |       | 1            | INTCSI             | CSI transmit/receive<br>end                 | CSI              | FE90H     | FFFFE90H   | FE000090H     |                           |
|      |           |       | 0            | INTP02             | INTP02 pin input                            | External         | FE80H     | FFFFFE80H  | FE000080H     |                           |
|      |           | GR1   | 3            | INTDMA             | DMA transfer end                            | DMAC             | FE70H     | FFFFE70H   | FE000070H     |                           |
|      |           |       | 2            | INTP10/<br>INTCC10 | INTP10 pin input/<br>coincidence of<br>CC10 | External/<br>RPU | FE60H     | FFFFE60H   | FE000060H     |                           |
|      |           |       | 1            | INTP11/<br>INTCC11 | INTP11 pin input/<br>coincidence of<br>CC11 | External/<br>RPU | FE50H     | FFFFE50H   | FE000050H     |                           |
|      |           |       | 0            | INTP01             | INTP01 pin input                            | External         | FE40H     | FFFFFE40H  | FE000040H     |                           |
|      |           | GR0   | 3            | INTCM4             | Coincidence of CM4                          | RPU              | FE30H     | FFFFFE30H  | FE000030H     |                           |
|      |           |       | 2            | INTP12/<br>INTCC12 | INTP12 pin input/<br>coincidence of<br>CC12 | External/<br>RPU | FE20H     | FFFFFE20H  | FE000020H     |                           |
|      |           |       | 1            | INTP13/<br>INTCC13 | INTP13 pin input/<br>coincidence of<br>CC13 | External/<br>RPU | FE10H     | FFFFE10H   | FE000010H     |                           |
|      |           |       | 0            | INTP00             | INTP00 pin input                            | External         | FE00H     | FFFFE00H   | FE000000H     |                           |

Table 4-2. Interrupt List (maskable interrupts)

Notes 1. The PC value saved to EIPC when interrupt servicing is started.

- 2. Execution of all instructions cannot be stopped by an interrupt.
- FFFFFEn0H can be selected as a handler address when HCCW.IHA = 0, and FE0000n0H can be selected when HCCW.IHA = 1 (n = 0H to FH).
- Caution The exception codes and handler addresses of the maskable interrupts shown above are the values if the default priority is used (IGP = E4H). If the priority is changed by the interrupt group priority register (IGP), refer to Table 4-3 Relation between Priority, Exception Code, Handler Address, and Interrupt Priority.

## 4.2 Non-Maskable Interrupt

A non-maskable interrupt is unconditionally accepted even when interrupts are disabled. It takes precedence over all the other interrupts and is not controlled by the priority.

The non-maskable interrupt request is as follows:

- NMI pin input
- Internal NMI (Refer to **13.3.2 (2)**.)

## 4.2.1 Servicing non-maskable interrupt

If a non-maskable interrupt occurs because the  $\overline{NMI}$  signal is input, the processing shown in Figure 4-1 is performed, and control is transferred to the handler routine. FEPC and FEPSW are used as status saving registers.

The  $\overline{\text{NMI}}$  signal that is input while the non-maskable interrupt is processed (PSW.NP = 1) is kept pending by the CPU. In this case, if PSW.NP is cleared to 0 by using the RETI or LDSR instruction, new non-maskable interrupt servicing is started by the pending non-maskable interrupt request.



Figure 4-1. Processing Flow of Non-Maskable Interrupt

#### 4.3 Maskable Interrupts

Maskable interrupt requests can be masked by control registers. The V832 has 15 maskable interrupt sources.

If two or more maskable interrupts occur at the same time, they are accepted according to the default priority determined in advance by the ICU. In addition to the default priority, four levels of priorities can be specified in software (priority in a group is fixed).

A maskable interrupt is masked by the logical sum of the NP, EP, and ID bits of the PSW. If interrupt level n that is passed to the CPU is lower than the interrupt enable level of the PSW (specified by bits I0 through I3 of the PSW), the interrupt is not accepted. Therefore, the highest interrupt level (n = 15) cannot be disabled by the interrupt enable level.

When an interrupt request is accepted, the other interrupts are disabled (PSW.ID = 1); therefore, no more maskable interrupts can be accepted. The accepted interrupt level n plus 1 (n+1) is set to the I0 through I3 bits of the PSW.

To enable nesting of interrupts, first save the EIPC and EIPSW to the memory or register, and then enable the interrupts (PSW.ID = 0, EP = 0). Execute the RETI instruction after disabling the interrupts (PSW.ID = 1), and restore EIPC and EIPSW to the original values.

#### 4.3.1 Maskable interrupt servicing format

If a maskable interrupt occurs due to input of an interrupt request signal (INT), the processing shown in Figure 4-2 is performed, and control is transferred to the handler routine. EIPC and EIPSW are used as status saving registers. The INT input masked by the ICU and INT input that takes place while another interrupt is serviced (PSW.NP = 1 or PSW.ID = 1) is kept pending by the ICU. In this case, if the interrupt is unmasked, or if the PSW.NP and PSW.ID are cleared to 0 by using the RETI or LDSR instruction, new maskable interrupt servicing is started by the pending INT input.



Figure 4-2. Maskable Interrupt servicing Flow

## 4.3.2 Priority of maskable interrupt

The V832 can nest interrupts by accepting an interrupt while it is servicing another interrupt. Nesting can be controlled by the priority.

Priority control is implemented by the default priority or by software, using the interrupt group priority register.

When two or more interrupts occur at the same time, the interrupts are serviced according to the priority (default priority) allocated in advance to each group of interrupt requests (with one group consisting of four interrupts) (refer to **Table 4-2. Interrupt List (Maskable Interrupts)**).

The priority is also controlled by software by classifying the interrupt requests into four groups, using the interrupt group priority control register. In each group, the priorities of the interrupts are fixed.

When an interrupt is accepted, the ID flag and EP flag of the PSW are automatically set. To perform nesting of interrupts, therefore, enable interrupts (PSW.ID = 0, PSW.EP = 0) in the interrupt servicing program.

#### (Service program of maskable interrupt or exception)

- Saves EIPC to memory or register.
- Saves EIPSW to memory or register.
- Enables accepting interrupt (PSW.ID = 0, PSW.EP = 0).

... Interrupt such as INT input is accepted.

- Disables accepting interrupt (PSW.ID = 1, PSW. EP = 1).
- Restores saved value to EIPSW.
- Restores saved value to EIPC.
- Executes RETI instruction.

. . .

# 4.4 Exception Processing

If an exception occurs, the following processing is performed and control is transferred to the handler routine.



Figure 4-3. Exception Processing Flow

# 4.5 Restoring from Exception/Interrupt

## 4.5.1 Restoring from exception/interrupt

Program execution is restored from an exception or interrupt event other than a fatal exception by using the RETI instruction.





## 4.5.2 Restoring from fatal exception routine

Program execution is restored from fatal exception processing by using the BRKRET instruction.

Figure 4-5. Flow of Restoration from Fatal Exception Routine



# 4.6 Interrupt Control Registers

It can be selected whether an interrupt is triggered by edge or level.

All the interrupts caused by the internal units of the V832 are triggered by edge. For an explanation of how to specify level trigger or edge trigger, refer to **4.6.5 ICU mode register (IMOD)**.

## 4.6.1 Interrupt group priority register (IGP)

The interrupt group priority register (IGP) specifies the priority between interrupt groups. Specify or change the priority with the interrupts masked. Table 4-3 shows the relation of the handler addresses.



## Figure 4-6. Interrupt Group Priority Register (IGP)

| Bit   | Bit Name  |   | Description |             |                                     |  |  |  |  |  |  |  |
|-------|-----------|---|-------------|-------------|-------------------------------------|--|--|--|--|--|--|--|
| 7 - 0 | PR3 - PR0 |   | ies pr      |             | four interrupt groups (n = 0 to 3). |  |  |  |  |  |  |  |
|       |           | P | Rn          | Priority    |                                     |  |  |  |  |  |  |  |
|       |           | 0 | 0           | 0 (Lowest)  |                                     |  |  |  |  |  |  |  |
|       |           | 0 | 1           | 1           |                                     |  |  |  |  |  |  |  |
|       |           | 1 | 0           | 2           |                                     |  |  |  |  |  |  |  |
|       |           | 1 | 1           | 3 (Highest) |                                     |  |  |  |  |  |  |  |

Caution Do not use the same priority between groups; otherwise, the operation is not guaranteed.

| Priority of Each Group | Priority in   | Exception | Handler         | Address       | Handler         | Name <sup>Note</sup> | Interrupt |
|------------------------|---------------|-----------|-----------------|---------------|-----------------|----------------------|-----------|
| (setting of IGP)       | Group (Fixed) | Code      | HCCW. IHA = $0$ | HCCW. IHA = 1 | HCCW. IHA = $0$ | HCCW. IHA = 1        | Priority  |
| 3 (highest)            | 3 (highest)   | FEF0H     | FFFFFEF0H       | FE0000F0H     | INT0F           | INT1F                | Highest   |
|                        | 2             | FEE0H     | FFFFFEE0H       | FE0000E0H     | INT0E           | INT1E                |           |
|                        | 1             | FED0H     | FFFFED0H        | FE0000D0H     | INT0D           | INT1D                |           |
|                        | 0 (lowest)    | FEC0H     | FFFFFEC0H       | FE0000C0H     | INT0C           | INT1C                |           |
| 2                      | 3             | FEB0H     | FFFFEB0H        | FE0000B0H     | INT0B           | INT1B                |           |
|                        | 2             | FEA0H     | FFFFEA0H        | FE0000A0H     | INT0A           | INT1A                |           |
|                        | 1             | FE90H     | FFFFE90H        | FE000090H     | INT09           | INT19                |           |
|                        | 0             | FE80H     | FFFFE80H        | FE000080H     | INT08           | INT18                |           |
| 1                      | 3             | FE70H     | FFFFFE70H       | FE000070H     | INT07           | INT17                |           |
|                        | 2             | FE60H     | FFFFE60H        | FE000060H     | INT06           | INT16                |           |
|                        | 1             | FE50H     | FFFFE50H        | FE000050H     | INT05           | INT15                |           |
|                        | 0             | FE40H     | FFFFFE40H       | FE000040H     | INT04           | INT14                |           |
| 0 (lowest)             | 3             | FE30H     | FFFFFE30H       | FE000030H     | INT03           | INT13                |           |
|                        | 2             | FE20H     | FFFFFE20H       | FE000020H     | INT02           | INT12                |           |
|                        | 1             | FE10H     | FFFFFE10H       | FE000010H     | INT01           | INT11                | •         |
|                        | 0             | FE00H     | FFFFFE00H       | FE000000H     | INT00           | INT10                | Lowest    |

# Table 4-3. Relation between Priority, Exception Code, Handler Address, and Interrupt Priority

Note Handler names used in development tools or software.

## 4.6.2 Interrupt clear register (ICR)

This register clears interrupt requests.

## Figure 4-7. Interrupt Clear Register (ICR)

Address: C00000C2H

|                | 15 | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------------|----|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| ICR            | 0  | CLR14 | CLR13 | CLR12 | CLR11 | CLR10 | CLR9 | CLR8 | CLR7 | CLR6 | CLR5 | CLR4 | CLR3 | CLR2 | CLR1 | CLR0 |
|                |    |       |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
| Initial value: | 0  | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| R/W:           | W  | W     | W     | W     | W     | W     | W    | W    | W    | W    | W    | W    | W    | W    | W    | W    |

| Bit    | Bit Name     | Description                                                                                                                                                                                                                                                                               |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14 - 0 | CLR14 - CLR0 | Clear Interrupt Request                                                                                                                                                                                                                                                                   |
|        |              | Clears the corresponding interrupt request (REQn bit of IRR register) when this register is manipulated. An interrupt request in the level mode cannot be cleared by these bits, and these bits can be only written. These bits are 0 when they are read, regardless of the ICR register. |
|        |              | <ul><li>0: Performs nothing.</li><li>1: Clears REQn bit of IRR register (n = 0 to 14).</li></ul>                                                                                                                                                                                          |

## 4.6.3 Interrupt request register (IRR)

This register holds interrupt requests.

## Figure 4-8. Interrupt Request Register (IRR)

| Addres        | s: C00 | 0000  | C4H   |                     |                              |                               |                     |                                |                                                     |                    |          |         |       |         |          |       |      |
|---------------|--------|-------|-------|---------------------|------------------------------|-------------------------------|---------------------|--------------------------------|-----------------------------------------------------|--------------------|----------|---------|-------|---------|----------|-------|------|
|               | _      | 15    | 14    | 13                  | 12                           | 11                            | 10                  | 9                              | 8                                                   | 7                  | 6        | 5       | 4     | 3       | 2        | 1     | 0    |
| IR            | R      | 0     | REQ14 | REQ13               | REQ12                        | REQ11                         | REQ10               | REQ9                           | REQ8                                                | REQ7               | REQ6     | REQ5    | REQ4  | REQ3    | REQ2     | REQ1  | REQ0 |
| Initial value | e:     | 0     | 0     | 0                   | 0                            | 0                             | 0                   | 0                              | 0                                                   | 0                  | 0        | 0       | 0     | 0       | 0        | 0     | 0    |
| R/V           | V:     | R     | R     | R                   | R                            | R                             | R                   | R                              | R                                                   | R                  | R        | R       | R     | R       | R        | R     | R    |
| Bit           | Bi     | it Na | me    |                     |                              |                               |                     |                                |                                                     | Desc               | ription  |         |       |         |          |       |      |
| 14 - 0        | REQ    | 14 -  | REQ0  | Inter               | rupt Re                      | quest                         |                     |                                |                                                     |                    |          |         |       |         |          |       |      |
|               |        |       |       | affec<br>mani<br>0: | ted by<br>pulatio<br>: No ir | the ma<br>n of the<br>terrupt | isk regi<br>e ICR r | ster. I<br>egister<br>st is ge | respond<br>f an inte<br>. The I<br>nerated<br>ated. | errupt i<br>RR reg | s trigge | ered by | edge, | these I | bits are | reset | by   |

## 4.6.4 Interrupt request mask register (IMR)

This register masks interrupt requests.

## Figure 4-9. Interrupt Request Mask Register (IMR)

#### Address: C00000C6H

|                | 15 | 14    | 13    | 12    | 11    | 10    | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------------|----|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| IMR            | 1  | MSK14 | MSK13 | MSK12 | MSK11 | MSK10 | MSK9 | MSK8 | MSK7 | MSK6 | MSK5 | MSK4 | MSK3 | MSK2 | MSK1 | MSK0 |
|                |    | 1     |       |       |       |       |      |      |      |      |      |      |      |      |      |      |
| Initial value: | 1  | 1     | 1     | 1     | 1     | 1     | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |
| R/W:           | R  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |

| Bit    | Bit Name     | Description                                                                                            |
|--------|--------------|--------------------------------------------------------------------------------------------------------|
| 14 - 0 | MSK14 - MSK0 | Mask Interrupt Request                                                                                 |
|        |              | These bits mask the corresponding interrupt requests. Mask the interrupts when they are not occurring. |
|        |              | 0: Interrupt not masked.<br>1: Masks interrupt.                                                        |

| Bits of ICR Register | Bits of IRR Register | Bits of IMR Register | Interrupt Request Signals |
|----------------------|----------------------|----------------------|---------------------------|
| CLR14                | REQ14                | MSK14                | INTOV1                    |
| CLR13                | REQ13                | MSK13                | INTSER                    |
| CLR12                | REQ12                | MSK12                | INTP03                    |
| CLR11                | REQ11                | MSK11                | INTSR                     |
| CLR10                | REQ10                | MSK10                | INTST                     |
| CLR9                 | REQ9                 | MSK9                 | INTCSI                    |
| CLR8                 | REQ8                 | MSK8                 | INTP02                    |
| CLR7                 | REQ7                 | MSK7                 | INTDMA                    |
| CLR6                 | REQ6                 | MSK6                 | INTP10/INTCC10            |
| CLR5                 | REQ5                 | MSK5                 | INTP11/INTCC11            |
| CLR4                 | REQ4                 | MSK4                 | INTP01                    |
| CLR3                 | REQ3                 | MSK3                 | INTCM4                    |
| CLR2                 | REQ2                 | MSK2                 | INTP12/INTCC12            |
| CLR1                 | REQ1                 | MSK1                 | INTP13/INTCC13            |
| CLR0                 | REQ0                 | MSK0                 | INTP00                    |

#### Table 4-4. Correspondence between Each Bit of Interrupt Control Registers and Interrupt Request Signals

# Caution These bits are independent of the priority of each interrupt group and correspond to fixed interrupts.

#### 4.6.5 ICU mode register (IMOD)

This register specifies the trigger mode of the interrupt requests input from external pins (INTP00 through INTP03 and INTP10 through INTP13). Two trigger modes, level trigger and edge trigger, can be used.

## (1) Level trigger

In this trigger mode, the external interrupt request is sampled at each clock. When an interrupt request is issued, hold the active level of the interrupt (high level) until the interrupt handler of the CPU recognizes the interrupt request. If the interrupt request is cleared before it is recognized, malfunctioning such as an undefined branch destination vector occurs. The interrupt request register (IRR) cannot be cleared by the interrupt clear register (ICR).

#### (2) Edge trigger

In this trigger mode, the external interrupt is sampled at the rising edge of clock. If the interrupt request signal changes at the edge specified by the IMOD register at the rising edge of the clock, the interrupt request is accepted. The interrupt request is counted only once even when it is input repeatedly. Because the internal interrupt is also input at an edge, clear the corresponding bit of the interrupt request register (IRR) in the interrupt servicing routine.

Caution Keep the interrupt request level for the duration of at least 3 bus clocks in the edge trigger mode because of limitations of the internal edge detection circuit.

# Figure 4-10. ICU Mode Register (IMOD)

×

|               | 15      | 14    | 13 1                                          | 2                                                                    | 11 10                                                                                                                                            | 98                                                                                                                                                       | 7                                                             | 6                                      | 5                              | 4                              | 3                        | 2                           | 1                  | (   |
|---------------|---------|-------|-----------------------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------|--------------------------------|--------------------------------|--------------------------|-----------------------------|--------------------|-----|
| IMOD          | ITI     | И13   | ITM12                                         |                                                                      | ITM11                                                                                                                                            | ITM10                                                                                                                                                    | ITI                                                           | M03                                    | ITN                            | 102                            | ITI                      | VI01                        | ITN                | 100 |
| nitial value: | 1       | 0     | 1 (                                           |                                                                      | 1 0                                                                                                                                              | 1 0                                                                                                                                                      | 1                                                             | 0                                      | 1                              | 0                              | 1                        | 0                           | 1                  | (   |
|               |         | 0     |                                               | ,                                                                    |                                                                                                                                                  | I U                                                                                                                                                      |                                                               | 0                                      | •                              | 0                              |                          | 0                           | 1                  |     |
| R/W:          | R       | /W    | R/W                                           |                                                                      | R/W                                                                                                                                              | R/W                                                                                                                                                      | R                                                             | /W                                     | R/                             | W                              | R                        | /W                          | R/                 | W   |
| Bit           | Bit N   | ame   |                                               |                                                                      |                                                                                                                                                  |                                                                                                                                                          | Desci                                                         | ription                                |                                |                                |                          |                             |                    |     |
| 15 - 8        | ITM13 - | ITM10 | Interrup                                      | ot Trig                                                              | ger Mode1                                                                                                                                        |                                                                                                                                                          |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | mode o<br>is multi<br>valid tri<br>the RPI    | only w<br>plexed<br>gger r<br>U.                                     | hen the inte<br>d with the in<br>mode differ                                                                                                     | rigger mode o<br>errupt request<br>nterrupt for ca<br>s as follows d<br>and IMS1n =                                                                      | is not<br>pture r<br>ependi                                   | going to<br>node of<br>ng on tl        | o occur<br>timer 1<br>he setti | (n = 0<br>I of the<br>ng of tl | to 3).<br>RPU.<br>ne TUN | The IN<br>There<br>M1 regis | TP1n p<br>fore, th | in  |
|               |         |       |                                               | M1n                                                                  |                                                                                                                                                  | Trigger mod                                                                                                                                              |                                                               |                                        |                                | •                              |                          | /                           |                    |     |
|               |         |       | 0                                             | 0                                                                    | Level tri                                                                                                                                        | gger (high act                                                                                                                                           |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | 0                                             | 1                                                                    | Reserve                                                                                                                                          | ed (setting pro                                                                                                                                          | nibited                                                       | )                                      |                                |                                |                          |                             |                    |     |
|               |         |       | 1                                             | 0                                                                    |                                                                                                                                                  | dge trigger                                                                                                                                              |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | 1                                             | 1                                                                    | Reserve                                                                                                                                          | ed (setting pro                                                                                                                                          | hibited                                                       | )                                      |                                |                                |                          |                             |                    |     |
|               |         |       | (2) Wh                                        | 2) When CMS1n = 1 and IMS1n = 0 is set to TUM1 register (n = 0 to 3) |                                                                                                                                                  |                                                                                                                                                          |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       |                                               | M1n                                                                  |                                                                                                                                                  | Trigger mod                                                                                                                                              |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | 0                                             | 0                                                                    |                                                                                                                                                  | ed (setting pro                                                                                                                                          |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | 0                                             | 1                                                                    |                                                                                                                                                  | ed (setting pro<br>dge trigger                                                                                                                           | nibited                                                       | )                                      |                                |                                |                          |                             |                    |     |
|               |         |       | 1                                             | 1                                                                    | -                                                                                                                                                | ed (setting pro                                                                                                                                          | nibited                                                       | )                                      |                                |                                |                          |                             |                    |     |
|               |         |       | (2) )4/1-                                     |                                                                      |                                                                                                                                                  |                                                                                                                                                          |                                                               |                                        | 0.4- 2                         |                                |                          |                             |                    |     |
|               |         |       |                                               | M1n                                                                  | WS1N = 01                                                                                                                                        | s set to TUM                                                                                                                                             | _                                                             | ster (n =                              | = 0 to 3                       | 9                              |                          |                             |                    |     |
|               |         |       | 0                                             | 0                                                                    | Reserve                                                                                                                                          | ed (setting pro                                                                                                                                          |                                                               | )                                      |                                |                                |                          |                             |                    |     |
|               |         |       | 0                                             | 1                                                                    | Reserve                                                                                                                                          | ed (setting pro                                                                                                                                          | nibited                                                       | )                                      |                                |                                |                          |                             |                    |     |
|               |         |       |                                               | 0                                                                    | Rising                                                                                                                                           | dge trigger                                                                                                                                              |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       |                                               |                                                                      |                                                                                                                                                  |                                                                                                                                                          |                                                               |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | 1                                             | 1                                                                    |                                                                                                                                                  | ng and falling                                                                                                                                           | edge                                                          |                                        |                                |                                |                          |                             |                    |     |
|               |         |       | 1                                             | 1<br>ns 1.                                                           | Both risi<br>triggers<br>Do not ch<br>of RPU is<br>Even if th                                                                                    |                                                                                                                                                          | ting of                                                       | ed, the                                |                                | _                              |                          |                             |                    | I   |
| 7 - 0         | ITM03 - | ITM00 | Caution<br>Interrup<br>These I                | 1<br>ns 1.<br>2.<br>ot Trig                                          | Both risi<br>triggers<br>Do not cl<br>of RPU is<br>Even if th<br>combinat<br>ger Mode0<br>et the trigge                                          | ng and falling<br>nange the set<br>operating.<br>ne timer 1 is n<br>tion in the tal                                                                      | ting of<br>not use<br>ble abo                                 | ed, the<br>ove.                        | trigger                        | e the s                        | etting o                 | tion is                     | the                | 1   |
| 7 - 0         | ITM03 - | ITM00 | 1<br>Caution<br>Interrup<br>These I<br>mode o | 1<br>ns 1.<br>2.<br>ot Trig                                          | Both risi<br>triggers<br>Do not cl<br>of RPU is<br>Even if th<br>combinat<br>ger Mode0<br>et the trigge                                          | ng and falling<br>nange the set<br>s operating.<br>he timer 1 is r<br>tion in the tal                                                                    | ting of<br>not use<br>ble abo<br>INTP(<br>is not              | ed, the<br>ove.                        | trigger                        | e the s                        | etting o                 | tion is                     | the                | I   |
| 7 - 0         | ITM03 - | ITM00 | 1<br>Caution<br>Interrup<br>These I<br>mode o | 1<br>ns 1.<br>2.<br>Dot Trig<br>Doits se<br>Donly w                  | Both risi<br>triggers<br>Do not cl<br>of RPU is<br>Even if th<br>combinat<br>ger Mode0<br>et the trigge<br>hen the into<br>Level trig            | ng and falling<br>nange the set<br>operating.<br>he timer 1 is n<br>tion in the tal<br>er mode of the<br>errupt request<br>Trigger moo<br>gger (high act | ting of<br>not use<br>ble abo<br>INTP(<br>is not<br>le<br>ve) | ed, the<br>ove.<br>On pin.<br>going to | trigger                        | e the s                        | etting o                 | tion is                     | the                | 1   |
| 7 - 0         | ITM03 - | ITM00 | Interrup<br>These B<br>mode o                 | 1<br>ns 1.<br>2.<br>ot Trig<br>bits se<br>only w<br>MOn              | Both risi<br>triggers<br>Do not cl<br>of RPU is<br>Even if th<br>combinat<br>ger Mode0<br>et the trigge<br>hen the inte<br>Level trig<br>Reserve | ng and falling<br>nange the set<br>operating.<br>he timer 1 is n<br>tion in the tal<br>er mode of the<br>errupt request<br>Trigger mode                  | ting of<br>not use<br>ble abo<br>INTP(<br>is not<br>le<br>ve) | ed, the<br>ove.<br>On pin.<br>going to | trigger                        | e the s                        | etting o                 | tion is                     | the                |     |

## \* 4.7 Interrupt Requests by External Input Pins

An interrupt request is input by external input pin INTP0n or INTP1n. To input an interrupt request from an external input pin, set the following registers:

- ICU mode register (IMOD) (Refer to 4.6.5.)
- Timer output control register (TOC1) (Refer to 10.3.4.)
- Port B control mode register (PBC) (Refer to 11.4.2 (3).)

## (1) When using INTP0n, INTP11, or INTP13 pin

- Set the trigger mode by using the ICU mode register (IMOD).
- Specify "interrupt request input" by using the port B control mode register (PBC). (these pins serve as "I/O port" pins in the default status).
- Unmask the interrupt.

If the interrupts of the INTP0n, INTP11, and INTP13 pins are triggered at the rising edge and are usually input as a high level, it is necessary to mask the interrupt requests using the interrupt request mask register (IMR) when setting the port B control register (PBC) and to clear the interrupt requests using the interrupt mask register (ICR) after setting the PBC. (The interrupt request signals input to the interrupt controller (ICU) are masked to the low level when the INTP0n, INTP11, and INTP13 pins are set in the I/O port mode. The interrupt request signals input to the ICU go high when the mode is changed from the I/O port mode to the interrupt request input mode by using the port B control register (PBC) with the input of the multiplexed pins at the high level. Therefore, the ICU acknowledges the interrupts (by setting IRR) when the interrupt trigger mode is the rising edge trigger mode).

## (2) When using INTP10 or INTP20 pin

- Set the trigger mode by using the ICU mode register (IMOD).
- Specify "interrupt request input" by using the control register of timer 1, timer output control register (TOC1) ("interrupt request input" is specified as the default condition of this register).
- Unmask the interrupt.

INTP1n is multiplexed with the capture function of timer 1. To use the capture function of timer 1, the INTP1n pin corresponding to the capture register to be used inputs a capture trigger (capture interrupt). The request signal and vector address of INTP1n are multiplexed with the coincidence interrupt INTCC1n of the compare register. When using the coincidence interrupt of the compare register, therefore, the INTP1n pin function cannot be used.

For details, refer to CHAPTER 10 TIMER/COUNTER FUNCTION.

Remark n = 0 to 3

## CHAPTER 5 BUS CONTROL FUNCTION

The BCU of the V832 can be directly connected to SDRAM (Synchronous DRAM), Page-ROM, SRAM (ROM), and I/O.

- To access to SDRAM
   Use the address bus, data bus, SDCLKOUT, CKE, CAS, RAS, WE, four xxDQM, CSO, and CS1 signals.
- To access to Page-ROM or SRAM (ROM)
   Use the address bus, data bus, MWR, MRD, four ××BEN, and CSn (n = 1 to 7) (CS7 only when accessing the Page-ROM) signals.
- To access I/O Use the address bus, data bus, IOWR, IORD, four x×BEN, and CSn (n = 3 to 6) signals.

Remarks 1. XXBEN : LLBEN, LUBEN, ULBEN, UUBEN 2. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

### 5.1 Features

- SDRAM, Page-ROM, SRAM (ROM), and I/O can be directly connected.
- SDRAM and read/write access with minimum of 1 bus clock
- Byte access control to SDRAM by four XXDQM signals
- · Wait control by READY signal
- Byte access control to RAM, ROM, and I/O by four xxBEN signals

Remarks 1. XXBEN : LLBEN, LUBEN, ULBEN, UUBEN 2. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

## 5.2 External I/O Cycle

The I/O cycle is executed if block 3 to 6 of the I/O space is accessed by the IN/OUT instructions and if the I/O cycle is selected by the BCTC register. The I/O cycle is a single cycle only, and the basic cycle is a 2-bus clock cycle of Ta and Ts states (refer to **Figure 5-1**).

The Ta state starts output of control signals to an external device. An address is output at the rising edge of the bus clock, and the  $\overline{CSn}$  (n = 3 to 6) signal is asserted active. The  $\overline{BCYST}$  signal is active in the Ta state period (1 bus clock). When the external device is read or written, the  $\overline{IORD}$  or  $\overline{IOWR}$  signal is asserted active at the falling edge of the bus clock. Write data is output at the rising edge of the bus clock.

The Ts state reads or writes data to an external device. During read, the data is sampled at the falling edge of the bus clock. Output of write data continues during the Ts state period. The  $\overline{\text{READY}}$  signal is sampled at the rising edge of the bus clock of the Ts state. When the  $\overline{\text{READY}}$  signal is active, the  $\overline{\text{IORD}}$  or  $\overline{\text{IOWR}}$  signal deasserted inactive, and the read/write cycle is completed. If the  $\overline{\text{READY}}$  signal is inactive, the Ts state is executed once again.

After the I/O read cycle is executed by the CPU, a Ti state is forcibly inserted for the duration of one bus clock. The wait states can be also controlled by using the PWC0/PWC1 register, in addition to the  $\overline{\text{READY}}$  signal. Because the number of wait states set by the PWC0/PWC1 register is ORed with the number of wait states input by the  $\overline{\text{READY}}$  signal, whichever number of wait states is greater is inserted.



Figure 5-1. External I/O Cycle (32-bit bus mode)

**Remarks 1.**  $n = 3 \text{ to } 6 (n \neq m)$ 

- **2.**  $m = 3 \text{ to } 6 \ (m \neq n)$
- 3. XXBEN: LLBEN, LUBEN, ULBEN, UUBEN
- 4. The dotted lines indicate the high-impedance state.
- 5. The arrows indicate sampling timing.

## 5.2.1 Byte access control

Byte access is controlled by using four  $\times$  BEN signals (LLBEN, LUBEN, ULBEN, and UUBEN). When the data bus is 32 bits wide, four  $\times$  BEN signals are used. When the data bus is 16 bits wide, two  $\times$  BEN signals, LUBEN and LLBEN, are used. Tables 5-1 and 5-2 show the relations between the  $\times$  BEN signals and access addresses.

When a half word is accessed via 32-bit data bus, A1 changes.

A1 outputs the correct status even in the 32-bit data bus mode.

| Data Size           | Address |    | ××BEN |       |       |       |  |
|---------------------|---------|----|-------|-------|-------|-------|--|
|                     | A1      | A0 | UUBEN | ULBEN | LUBEN | LLBEN |  |
| Byte                | 0       | 0  | 1     | 1     | 1     | 0     |  |
|                     | 0       | 1  | 1     | 1     | 0     | 1     |  |
|                     | 1       | 0  | 1     | 0     | 1     | 1     |  |
|                     | 1       | 1  | 0     | 1     | 1     | 1     |  |
| Half word (16 bits) | 0       | 0  | 1     | 1     | 0     | 0     |  |
|                     | 1       | 0  | 0     | 0     | 1     | 1     |  |
| Word (32 bits)      | 0       | 0  | 0     | 0     | 0     | 0     |  |

## Table 5-1. 32-Bit Data Bus (××BEN)

## Table 5-2. 16-Bit Data Bus (××BEN)

| Data Size           |        | Address | ××BEN |       |       |       |  |
|---------------------|--------|---------|-------|-------|-------|-------|--|
|                     |        | A0      | UUBEN | ULBEN | LUBEN | LLBEN |  |
| Byte                |        | 0       | 1     | 1     | 1     | 0     |  |
|                     |        | 1       | 1     | 1     | 0     | 1     |  |
| Half word (16 bits) |        | 0       | 1     | 1     | 0     | 0     |  |
| Word (32 bits)      | First  | 0       | 1     | 1     | 0     | 0     |  |
|                     | Second | 0       | 1     | 1     | 0     | 0     |  |

Remarks 1: High-level output

0: Low-level output

# 5.3 SRAM (ROM) Cycle

The SRAM (ROM) cycle is executed when block 1 to 7 of the memory space is accessed and when the SRAM (ROM) cycle is selected by the BCTC register. The SRAM (ROM) cycle is classified into the following types by the length of data accessed successively and data bus width.

## (1) Classification by length of data successively accessed

- Single cycle (access unit: 4/2/1 byte)
  - SRAM (ROM) access by ST instruction execution
  - SRAM (ROM) access by execution of LD instruction to uncacheable area or instruction fetch
  - SRAM (ROM) access by 2-cycle transfer of DMA
- Burst cycle (access unit: 16 bytes)
  - SRAM (ROM) access by refilling of instruction/data cache
  - SRAM (ROM) access by execution of instruction that transfers blocks with internal RAM

# (2) Classification by data bus width

- The data bus width is set by the BWn bit of the DBC register (n = 1 to 6).
  - When BWn bit = 1: 16-bit bus mode
  - When BWn bit = 0: 32-bit bus mode

## Figure 5-2. Example of Connection of 16M ROM (1M × 16) (in 32-bit bus mode)





Figure 5-3. Example of Connection of 1M SRAM (128K × 8) (in 32-bit bus mode)

**Remark** n = 1 to 7

#### 5.3.1 SRAM (ROM) single cycle

The SRAM (ROM) cycle is started when a block setting the SRAM (ROM) cycle is accessed by executing the ST instruction or uncacheable LD instruction, or by instruction fetch or DMA2 cycle transfer. The basic cycle is a 2-bus clock cycle of Ta and Ts states (refer to **Figure 5-4**).

The Ta state starts output of control signals to an external device. An address is output at the rising edge of the bus clock, and the  $\overline{CS}$  signal is asserted active. The  $\overline{BCYST}$  signal is active in the Ta state period (1 bus clock). When the external device is read or written, the  $\overline{MRD}$  or  $\overline{MWR}$  signal is asserted active at the falling edge of the bus clock. Write data is output at the rising edge of the bus clock.

The Ts state reads or writes data of an external device. During read, the data is sampled at the falling edge of the bus clock. Output of write data continues during the Ts state period. The READY signal is sampled at the rising edge of the bus clock of the Ts state. When the READY signal is asserted active, the cycle is completed with the MRD or MWR signal deasserted inactive. If the READY signal is deasserted inactive, the Ts state is executed once again.

After the SRAM (ROM) read cycle executed by the CPU, a Ti state is forcibly inserted for the duration of one bus clock.

The wait states can be also controlled by using the PWC0/PWC1 register, in addition to the READY pin (refer to **Figure 5-4**). Because the number of wait states set by the PWC0/PWC1 register is ORed with the number of wait states input by the READY signal, whichever number of wait states is greater is inserted.



Figure 5-4. SRAM (ROM) Single Cycle (32-bit bus mode)

**Remarks 1.** n = 1 to 7 ( $n \neq m$ )

- **2.**  $m = 1 \text{ to } 7 (m \neq n)$
- 3. XXBEN: LLBEN, LUBEN, ULBEN, UUBEN
- 4. The dotted lines indicate the high-impedance state.
- 5. The arrows indicate sampling timing.

## 5.3.2 SRAM (ROM) burst cycle

The SRAM (ROM) burst cycle is started when block setting the SRAM (ROM) cycle is accessed by refilling the instruction/data cache or executing an instruction that transfers blocks with the internal RAM. The basic access is a 2-bus clock access. In the 32-bit bus mode, access is made four times in a row in one burst cycle (refer to **Figure 5-5**).

The timing of the SRAM (ROM) control signals for one access is the same as that in the single cycle, except the MRD signal. The MRD signal remains active during the period of the burst cycle in synchronization with the rising of the bus clock. The BCYST signal remains active during the period of Ta to Ta4 states for each access. The READY signal is sampled at the rising edge of the bus clock of the Ts state.

The wait states can be also controlled by using the PWC0/PWC1 register, in addition to the READY pin. Because the number of wait states set by the PWC0/PWC1 register is ORed with the number of wait states input by the READY signal, whichever number of wait states is greater is inserted.



Figure 5-5. SRAM (ROM) Burst Cycle

**Remarks 1.** n = 1 to 7

- 2. XXBEN: LLBEN, LUBEN, ULBEN, UUBEN
- 3. The dotted lines indicate the high-impedance state.
- 4. The arrows indicate sampling timing.

## 5.3.3 Byte access control

Refer to 5.2.1 Byte access control.

## 5.4 Page-ROM Cycle

When the block 7 area of the memory space is accessed with the Page-ROM cycle selected by the CT7 bit of the BCTC register, the Page-ROM cycle is executed. The Page-ROM cycle is classified into the following types by the length of data accessed successively and the data bus width.

#### (1) Classification by length of data accessed successively

#### • Single cycle (access unit: 4/2/1 byte)

- · Page-ROM access by execution of LD instruction to uncacheable area or instruction fetch
- Page-ROM access by 2-cycle transfer of DMA

#### Burst cycle (access unit: 16 bytes)

- · Page-ROM access by refilling instruction cache
- Page-ROM access by execution of instruction that transfers blocks with internal RAM

#### (2) Classification by data bus width

- The data bus width is set by using the BT16B pin. Access is made four times in a row in the burst cycle and in the 32-bit bus mode. In the 16-bit bus mode, access is made eight times in a row.
  - When BT16B pin = 1: 16-bit bus mode
  - When BT16B pin = 0: 32-bit bus mode

#### 5.4.1 Page-ROM single cycle

This cycle is started to access block 7 for which the Page-ROM cycle is selected by execution of the uncacheable LD instruction, instruction fetch, or DMA2 cycle transfer. Wait states can be controlled by using the  $\overline{READY}$  pin or an internal register. To control wait states, the WS7 bit of he PWC1 register is used. The bus timing is the same as the SRAM (ROM) single cycle.

## 5.4.2 Page-ROM burst cycle

This cycle is started to access block 7 for which the Page-ROM cycle is selected by refilling the instruction cache or executing an instruction that transfers blocks with the internal RAM. The bus timing is the same as the SRAM (ROM) burst cycle, but the number of wait states is set differently.

If the PS bit of the PRC register is 0 (page size is 16 bytes) in the 32-bit bus mode or 16-bit bus mode, the normal access (off-page) is executed as the first access, and on-page access is executed from the second access and onward. The basic cycle of one access is 2-bus clock cycles. (Refer to **Figure 5-6**.) At the first off-page access, the wait states are controlled by the WS7 bit of the PWC1 register. At the second on-page access and onward, the wait states are controlled by the PWS bit of the PR register. The wait states can be also controlled by the READY pin.

If the PS bit of the PRC register is 1 (page size is 8 bytes) in the 16-bit bus mode, the normal access (off-page) is executed at the first and fifth accesses, and on-page access is executed for the second through fourth, and sixth through eighth accesses. The number of wait states for each access is the same as that in the 32-bit bus mode.



## Figure 5-6. Page-ROM Burst Cycle (32-bit bus mode)

- Notes 1. off-page access
  - 2. on-page access
- Remarks 1. The dotted lines indicate the high-impedance state.
  - 2. The arrows indicate the sampling timing.





- **Notes 1.** off-page access
  - 2. on-page access
- **Remarks 1.** The dotted lines indicate the high-impedance state.
  - 2. The arrows indicate the sampling timing.

## 5.5 SDRAM Cycle

The SDRAM cycle is executed when the SDRAM area of the memory space is accessed. The SDRAM cycle is classified into the following types by the length of data successively accessed, on-page/off-page, and data bus width.

## (1) Classification by length of data successively accessed

## • Single cycle (access unit: 4/2/1 byte)

- SDRAM access by execution of ST Instruction
- SDRAM access by execution of LD instruction to uncacheable area or instruction fetch
- SDRAM access by 2-cycle transfer of DMA

### • Burst cycle (access unit: 16 bytes)

- SDRAM access by refilling instruction/data cache
- SDRAM access by execution of instruction that transfers blocks with internal RAM

### (2) Classification by on-page/off-page

- on-page cycle
  - Bank to be accessed is at the same row address as the bank previously accessed.

### • off-page cycle

- First SDRAM cycle after auto refresh in bank to be accessed
- · Bank to be accessed is at a different row address from the bank previously accessed

## (3) Classification by data bus width

The data bus width is set by the BW0 bit of the DBC register.

- When BW0 bit = 1: 16-bit bus mode
- When BW0 bit = 0: 32-bit bus mode

### Figure 5-8. Example of Connection with SDRAM (64M bits) (in 16-bit bus mode)





Figure 5-9. Example of Connection with SDRAM (64M bits) (in 32-bit bus mode)

For designing, refer to APPENDIX A BUS DESIGN FOR V832 TARGET BOARD.

## ★ 5.5.1 SDRAM single read cycle

This cycle is started if the SDRAM area is read by executing or fetching a load instruction (LD) for the SDRAM area of the uncacheable area, or reading the SDRAM area by means of DMA2 cycle transfer. Figures 5-10 and 5-11 show the timing of single read cycle.

In the single read cycle, a precharge command, active command, and read command are sequentially issued to the SDRAM. If the SDRAM is accessed in the on-page access mode, however, the precharge command and active command are not issued.

Data is loaded two clocks after the read command has been issued.

One state of the Ti cycle is always inserted forcibly after all the read cycles that have been started by the CPU.

#### \*

#### Figure 5-10. SDRAM Single Read Cycle (off-page, 32-bit data width)



**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- **3.** The arrows indicate sampling timing.
- 4. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM





**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. The arrows indicate sampling timing.
- 4. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

## 5.5.2 SDRAM single write cycle

This cycle is started if a store (ST) instruction is executed to store data in the SDRAM area or if the SDRAM area is written by means of DMA2 cycle transfer. Figures 5-12 and 5-13 show the timing of the SDRAM single write cycle.

In the single write cycle, a precharge command, active command, and write command are sequentially issued to the SDRAM. When the SDRAM is accessed in the on-page access mode, however, the precharge command and active command are not issued, and only the write command is issued.

★





**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM



×





- 2. The dotted lines indicate the high-impedance state.
- 3. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

#### 5.5.3 SDRAM burst read cycle

This is a successive cycle of 4 words (16 bytes) and is started in the following cases:

- When data is transferred from the SDRAM area to the instruction cache memory if a miss occurs in the instruction cache
- When data is transferred from the SDRAM area to the data cache memory if a miss occurs in the data cache
- When data is transferred from the SDRAM to the internal memory by execution of a block transfer instruction (BILD or BDLD)

Figure 5-14 shows the timing of the burst read cycle in the off-page mode. In the burst read cycle, a precharge command and active command are issued to the SDRAM, followed by a read command that is issued four times in a row.

Figure 5-15 shows the timing of the burst read cycle in the on-page mode. In the case of on-page access, the precharge command and active command are not issued; only the read command is issued four times in a row.

Data is loaded two clocks after issuance of the read command.

A Ti cycle of 1 state is always inserted forcibly after all the read cycles that have been started by the CPU.





# Remarks 1. n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. The arrows indicate sampling timing.
- 4. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM



## Figure 5-15. SDRAM Burst Read Cycle (on-page, 32-bit data width)



- 2. The dotted lines indicate the high-impedance state.
- 3. The arrows indicate sampling timing.
- 4. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

## 5.5.4 SDRAM burst write cycle

★

This cycle is started when a block transfer instruction (BIST or BDST) is executed to transfer data from the internal memory to the SDRAM memory space. It is a 4-word (16-byte) bus cycle.

Figure 5-16 shows the timing of the burst write cycle in the off-page mode. In this cycle, a precharge command and an active command are issued to the SDRAM, followed by a write command that is issued four times in a row.

Figure 5-17 shows the timing of the burst write cycle in the on-page mode. In this case, the precharge command and active command are not issued; only the write command is issued four times in a row.

Figure 5-16. SDRAM Burst Write Cycle (off-page, 32-bit data width)



**Remarks 1.** n = 0 or 1

2. The dotted lines indicate the high-impedance state.

3. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM





**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

### 5.5.5 Timing control

The timing of accessing the SDRAM can be controlled as follows.

Note, however, that wait control cannot be performed by using the READY pin when the SDRAM is accessed.

For details of how to set each bit of the SDRAM configuration register (SDC), refer to **7.2.3 SDRAM configuration** register (SDC).

### (1) Precharge command $\rightarrow$ active command interval

The interval from issuance of the precharge command to the issuance of the active command can be specified by the TRP bit of SDC.

- When TRP = 0: 1 bus clock
- When TRP = 1: 2 bus clocks

Figure 5-18 shows the case when the TRP bit is 1.

#### (2) Active command $\rightarrow$ read/write command interval

The interval from the issuance of the active command to the issuance of the read/write command can be specified by the TRCD bit of SDC.

- When TRCD = 0: 1 bus clock
- When TRCD = 1: 2 bus clocks

Figure 5-18 shows the case where the TRCD bit is 1.

#### (3) Active command $\rightarrow$ Precharge command interval

The minimum interval from the issuance of the active command to the issuance of the precharge command can be specified by the TRAS bit of SDC.

- When TRAS bit = 0: 3 bus clocks or more
- When TRAS bit = 1: 4 bus clocks or more

### (4) Refresh command $\rightarrow$ next command interval

The minimum interval from the issuance of the refresh command to the issuance of the next command can be specified by the TRC bit of SDC.

- When TRC bit = 00: 3 bus clocks minimum
- When TRC bit = 01: 4 bus clocks minimum
- When TRC bit = 10: 5 bus clocks minimum
- When TRC bit = 11: 6 bus clocks minimum



## Figure 5-18. SDRAM Access Timing Control (in burst read cycle, 32-bit data width)

**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

## 5.5.6 Byte access control

The four  $\times$  DQM signals (UUDQM, ULDQM, LUDQM, and LLDQM) are used to control byte access. When the data bus is 32 bits wide, all the four  $\times$  DQM signals are used. When the data bus is 16 bits wide, however, only two  $\times$  DQM signals, LUDQM and LLDQM, are used. Tables 5-3 and 5-4 show the relations between the  $\times$  DQM signals and access addresses.

When a half word is accessed via the 32-bit data bus, A1 changes.

A1 outputs the correct status even in the 32-bit data bus mode.

| Data Size           | Address |    | ××DQM |       |       |       |
|---------------------|---------|----|-------|-------|-------|-------|
|                     | A1      | A0 | UUDQM | ULDQM | LUDQM | LLDQM |
| Byte                | 0       | 0  | 1     | 1     | 1     | 0     |
|                     | 0       | 1  | 1     | 1     | 0     | 1     |
|                     | 1       | 0  | 1     | 0     | 1     | 1     |
|                     | 1       | 1  | 0     | 1     | 1     | 1     |
| Half word (16 bits) | 0       | 0  | 1     | 1     | 0     | 0     |
|                     | 1       | 0  | 0     | 0     | 1     | 1     |
| Word (32 bits)      | 0       | 0  | 0     | 0     | 0     | 0     |

## Table 5-3. 32-Bit Data Bus (xxDQM)

## Table 5-4. 16-Bit Data Bus (xxDQM)

| Data Size           |        | Address | ××DQM |       |       |       |
|---------------------|--------|---------|-------|-------|-------|-------|
|                     |        | A0      | UUDQM | ULDQM | LUDQM | LLDQM |
| Byte                |        | 0       | 1     | 1     | 1     | 0     |
|                     |        | 1       | 1     | 1     | 0     | 1     |
| Half word (16 bits) |        | 0       | 1     | 1     | 0     | 0     |
| Word (32 bits)      | First  | 0       | 1     | 1     | 0     | 0     |
|                     | Second | 0       | 1     | 1     | 0     | 0     |

Remarks 1: High-level output

0: Low-level output

Figures 5-19 and 5-20 show examples of SDRAM byte access control timing.

Figure 5-19 shows the timing when one word of data is written by four byte accesses.

The  $\times$  DQM signals other than the address to which data is to be written are asserted high to mask writing to the SDRAM when the write command is issued.

Figure 5-20 shows the timing when one word of data is read by two half-word access.

Output of unnecessary data from the SDRAM is suppressed by asserting the xxDQM signals other than the address from which data is to be read high when data is read. The data other than the address from which data is to be read are internally masked.







2. The dotted lines indicate the high-impedance state.



Figure 5-20. SDRAM Byte Access Control (read in half-word units, 32-bit data width)

**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- **3.** The arrows indicate sampling timing.

## 5.5.7 Refresh control

An auto refresh cycle and self-refresh cycle can be automatically generated.

## (1) Auto refresh cycle

Figure 5-21 shows the timing of the auto refresh cycle.

The auto refresh command is issued after the precharge command for all the banks has been issued.

The interval from the issuance of the precharge command for all the banks to the issuance of the auto refresh command is specified by the TRP bit of the SDRAM configuration register (SDC). When the TRP bit is reset to 0, the interval is 1 bus clock; when it is set to 1, the interval is 2 bus clocks.



Figure 5-21. Auto Refresh Cycle (32-bit data width)

**Remark** n = 0 or 1

## (2) Self-refresh cycle

The self-refresh cycle is generated in the STOP mode. This cycle is started if the STBY instruction is executed when the REN bit of the RFC register is 1 (refer to **7.2.5 (2) Refresh control register (RFC)**). Self refresh is cleared by the RESET or NMI pin.

Figure 5-22 shows the timing of self refresh.





**Remark** n = 0 or 1

## 5.5.8 Initial sequence

Initialize the SDRAM after power application.

Figure 5-23 shows an example of a control sequence, and Figure 5-24 shows the cycle to set the mode register.

<1> Set the SDRAM-related registers.

Even if refresh is enabled by the refresh control register (RFC), the refresh command is not issued. The refresh command is issued in the cycle set by RFC after a command that sets the mode register has been issued by the SDRAM mode register (SDM) to be described in <2> below. Set the following registers:

- Bus cycle type control register (BCTC) (Refer to 6.3.1.)
- Programmable idle control registers 0 and 1 (PIC0 and PIC1) (Refer to 6.3.5.)
- SDRAM configuration register (SDC) (Refer to 7.2.3.)
- Refresh control register (RFC) (Refer to 7.2.5.)

<2> Set the SDRAM mode register (SDM). (Refer to 7.2.4.)

When data is written to the SDM, the all-bank precharge command and a command that sets the mode register are sequentially issued to the SDRAM.

The interval of issuing these commands can be specified by the TRP bit of the SDRAM configuration register (SDC).

<3> Execute the auto refresh command two times or more after setting the mode register setting command (for details of how many times the auto refresh command is to be executed, refer to the **Data Sheet** of the memory used). To execute the auto refresh command, set the refresh control register (RFC); execution of the command will take place cyclically.

If refresh is not enabled before the SDRAM mode register (SDM) is set, enable refresh.

<4> The xxDQM signals are fixed to high level during reset. These signals are fixed to high level so that the data bus of the SDRAM goes into a high-impedance state without fail after the reset signal has been cleared until the first active command is executed.

Remark xxDQM: LLDQM, LUDQM, ULDQM, UUDQM





Can be accessed after the refresh command has been issued two times<sup>Note</sup>.

Note For details of the time and the number of times, refer to the Data Sheet of the memory used.



## Figure 5-24. SDRAM Mode Register Setting Cycle (32-bit data width)

#### **Remarks 1.** n = 0 or 1

2. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

#### 5.5.9 Power-down mode

If the SDRAM is not accessed for read or write between one auto refresh cycle and the next, the SDRAM is set in the power-down mode by deasserting the CKE signal low.

Figure 5-25 shows the timing of the power-down mode.

The power-down mode is set by deasserting the CKE signal low when the refresh command is issued. A Twu state is inserted before the next auto refresh cycle, and the power-down mode is ended by asserting the CKE signal high. When refresh has been completed, the power-down mode is set again.

If a read/write access to the SDRAM occurs in the power-down mode, the Twu state is inserted immediately before the read/write cycle in the same manner as above, and the power-down mode is ended. In this case, however, the power-down mode is not set again even after the read/write cycle has been completed.



Figure 5-25. Power-Down Mode (32-bit data width)

Remark n = 0 or 1

## 5.6 Idle State

The number of idle states to be inserted after a read cycle for n blocks is specified by the ISn bit of the PIC0 and PIC1 registers (n = 0 to 7). Table 5-5 shows the values of the bus control signals during the idle period.

| Signal Name                                                                                                                                               | Signal Value                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| A1 - A23                                                                                                                                                  | Holds value of previous cycle. |
| D0 - D31                                                                                                                                                  | High impedance                 |
| $R/\overline{W}, \overline{LLBEN}, \overline{LUBEN}, \overline{ULBEN}, \overline{ULBEN}$                                                                  | Holds value of previous cycle  |
| $\frac{\overline{MWR}, \overline{MRD}, \overline{CSn}, \overline{IORD}, \overline{IOWR}, \overline{BCYST}, \overline{RAS}, \overline{CAS}, \overline{WE}$ | Inactive                       |

### Table 5-5. Values of Bus Control Signals during Idle Period

## 5.7 Bus Sizing

The V832 has a bus sizing function that changes the bus width between 16 bits and 32 bits. When 32-bit data is accessed via the 16-bit data bus in a single cycle, therefore, access occurs two times. To access 32-bit data via the 16-bit data bus in a burst cycle, access occurs eight times in a row.

Figure 5-26 shows the timing of accessing the SDRAM in word units in a single-read cycle.

Table 5-6 shows the access sequence in a single cycle. In this case, a read command is generated two times. The first read command samples the low-order 16 bits, and the second read command samples the high-order 16 bits.

| Sequence of Bus Cycle | A1 | Remark             |
|-----------------------|----|--------------------|
| First                 | 0  | Low-order 16 bits  |
| Second                | 1  | High-order 16 bits |

Figure 5-27 shows the timing of accessing the SDRAM in word units in a single write cycle. In this case, a write command is generated two times.

The first write command writes the data of the low-order 16 bits, and the second write command writes the data of the high-order 16 bits.

Figure 5-28 shows the timing of accessing the SDRAM in word units in a burst read cycle.

Table 5-7 shows the access sequence of the bus cycle. In this case, the read command is generated eight times.

The first read command samples the low-order 16 bits of the first word, and the second read command samples the high-order 16 bits of the first word. After that, rest of the words are sampled in the same manner.

| Sequence of Bus Cycle | A3 | A2 | A1 | Remark                          |
|-----------------------|----|----|----|---------------------------------|
| First                 | 0  | 0  | 0  | First word, low-order 16 bits   |
| Second                | 0  | 0  | 1  | First word, high-order 16 bits  |
| Third                 | 0  | 1  | 0  | Second word, low-order 16 bits  |
| Fourth                | 0  | 1  | 1  | Second word, high-order 16 bits |
| Fifth                 | 1  | 0  | 0  | Third word, low-order 16 bits   |
| Sixth                 | 1  | 0  | 1  | Third word, high-order 16 bits  |
| Seventh               | 1  | 1  | 0  | Fourth word, low-order 16 bits  |
| Eighth                | 1  | 1  | 1  | Fourth word, high-order 16 bits |

## Table 5-7. Access Sequence in Burst Cycle

Figure 5-29 shows the timing of accessing the SDRAM in word units in a burst write cycle.

In this case, a write command is generated eight times. The first write command writes the low-order 16 bits of the first word, and the second write command writes the high-order 16 bits of the first word. The rest of the words is written in the same manner.

Figures 5-30 and 5-31 shows the timing of accessing the SDRAM in an I/O cycle and SRAM cycle.

The low-order 16 bits of word data are accessed in the first bus cycle, and the high-order 16 bits are accessed in the second bus cycle.





**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. The arrows indicate sampling timing.







2. The dotted lines indicate the high-impedance state.





**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- 3. The arrows indicate sampling timing.





**Remarks 1.** n = 0 or 1

2. The dotted lines indicate the high-impedance state.



Figure 5-30. Access in I/O Cycle Added by Bus Sizing (16-bit data width)

**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- **3.** The arrows indicate sampling timing.



Figure 5-31. Access in SRAM Single Cycle Added by Bus Sizing (16-bit data width)

**Remarks 1.** n = 0 or 1

- 2. The dotted lines indicate the high-impedance state.
- **3.** The arrows indicate sampling timing.

## **\*** 5.8 Bus Hold Cycle

The external bus master can request the V832 for bus mastership if the  $\overline{\text{HLDRQ}}$  signal is asserted active. The V832 releases the bus by asserting the  $\overline{\text{HLDAK}}$  signal active after bus arbitration. When the  $\overline{\text{HLDRQ}}$  signal is asserted active, a bus hold request is accepted one bus clock cycle after and an idle cycle (Tih) is started.

After the idle cycle (Tih) has been executed for the duration of 1 bus clock cycle, a bus hold cycle (Th) is started, and the bus goes into a high-impedance state. Figure 5-32 shows the timing.

In the bus hold cycle, the on-page information of the SDRAM is cleared. The SDRAM is accessed in the off-page mode after the bus hold cycle. The bus hold cycle is not cleared by the  $\overline{\text{NMI}}$  signal.



#### Figure 5-32. Bus Hold Cycle

**Note** If the bus hold status is set without setting the SDRAM mode register, a high level is input. A low level is output if the bus hold status is set after setting the SDRAM mode register.

### Remarks 1. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

- 2. XXBEN: LLBEN, LUBEN, ULBEN, UUBEN
- 3. The dotted lines indicate the high-impedance state.
- 4. The arrows indicate sampling timing.

## 5.9 Bus Arbitration

The V832 performs bus arbitration between two internal bus masters (CPU and DMA), SDRAM refresh, and an external bus master. The priority of this bus arbitration is as follows:

Bus lock > SDRAM refresh = external bus master > DMA > CPU

## (1) Bus lock > external bus master

The external bus master cannot acquire the bus mastership between the bus lock read cycle started by the CAXI instruction and bus lock write cycle.

SDRAM refresh is executed even during bus lock.

#### (2) External bus master > DMA

The external bus master can acquire the bus mastership during DMA transfer. DMA cannot acquire the bus mastership while the external bus master is using the bus. However, the external bus master cannot acquire the bus mastership between the read cycle of one DMA transfer and write cycle.

#### (3) SDRAM refresh > DMA

If an SDRAM refresh request is generated while DMA is executing demand transfer, the refresh request of SDRAMC takes precedence, and refresh is executed.

#### (4) SDRAM refresh, external bus master

If an SDRAM refresh request is generated while the external bus master is using the bus, the refresh request is kept pending. The pending refresh request can be stored in the refresh request queue of the BCU up to seven times. When the external bus master has released the bus, refresh is executed by the number of times the refresh request has been stored in the refresh request queue.

## 5.10 Write Buffer Operation

The V832 has four stages of internal write buffers to speed up the write operation. Therefore, the CPU can execute the next instruction without having to wait for the completion of the bus cycle that has been started by a store instruction. If all the write buffers are used, the store instruction waits until one of the write buffers becomes empty. A store instruction executed to write to the internal RAM does not wait because it does not use a write buffer. To ensure the sequential relation at memory access, all the contents of the write buffers are output to the external memory before processing is executed in the following cases:

If a data cache miss occurs when a load instruction is executed. If the non-cache area is accessed by a load instruction.

Similarly, all the contents of the write buffers are output to the external memory and then the instruction is executed in the following cases:

I/O access instruction Block transfer instruction (BILD, BDLD, BIST, BDST) HALT, STBY, CAXI instructions

The bus hold operation is performed regardless of the operations of the write buffers. If data written to the external memory is transferred by means of DMA, therefore, perform I/O write, etc., after execution of the last store instruction, output all the contents of the write buffers, and then execute the DMA transfer.

#### 5.11 Memory Mapped I/O

With the V832, there may be a time lag between the execution of the store instruction and the corresponding bus write operation. Therefore, care must be exercised if memory mapped I/O is used in critical timing.

Note that the IN instruction extends zero while the LD instruction extends the sign.

## CHAPTER 6 WAIT CONTROL FUNCTION

The bus control unit (BCU) controls eight blocks respectively corresponding to eight  $\overline{CS}$  signals to select a type of bus cycle, generate the  $\overline{CS}$  signals, select data bus width, control wait states, and insert idle states.

# 6.1 Features

- Controls 8 blocks in accordance with I/O and memory spaces
- Linear address space of each block: 16M bytes
- Bus cycle select function

| Block 0 :           | SDRAM                             |
|---------------------|-----------------------------------|
| Block 1 :           | SDRAM or SRAM (ROM) selectable    |
| Block 2 :           | SRAM (ROM)                        |
| Blocks 3 through 6: | I/O or SRAM (ROM) selectable      |
| Block 7 :           | Page-ROM or SRAM (ROM) selectable |
|                     |                                   |

Data bus width select function

Data bus width selectable between 32 bits and 16 bits for each block

#### Wait control function

Block 0 and 1 : Without wait control of SDRAM

Blocks 1 through 4 and 7: 0 to 7 wait states

- Blocks 5 and 6 : 0 to 15 wait states
- Idle state insertion function

0 to 7 states for each block (bus clock)

#### 6.2 Address Space and Block

The internal 4G-byte memory and I/O spaces are divided into blocks with each block consisting of 16M bytes. The linear address space of each block is 16M bytes. Because address space 60000000H through 7FFFFFFH of the memory space are used as the debug monitor space of the DCU, do not connect an external memory to this area.

The image of each block overlaps the DCU-reserved area but there is no problem in terms of operation. However, do not map external devices to the addresses (60000000 through 7FFFFFF) of the DCU-reserved area.



Figure 6-1. Address Space

## 6.3 Wait Control Registers

BCU has a bus cycle type control register (BCTC), data bus width control register (DBC), programmable wait control registers (PWC0 and PWC1) that perform wait control, and programmable idle control registers (PIC0 and PIC1) that control insertion of idle states during read access.

#### 6.3.1 Bus cycle type control register (BCTC)

This register sets the type of the bus cycle for blocks 1, 3 through 7. However, the bus cycle of block 0 is fixed to the SDRAM cycle, and the bus cycles of block 2 are fixed to SRAM/ROM cycles. This register can be read/written in 8-bit units.



Address: C0000010H



| Bit   | Bit Name  | Description                                                                                                                                                                              |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | CT7       | Cycle Type7                                                                                                                                                                              |
|       |           | When memory block 7 is accessed, the $\overline{CS7}$ signal is output. This bit specifies the cycle to be started at that time.                                                         |
|       |           | 0: SRAM (ROM) cycle<br>1: Page-ROM cycle                                                                                                                                                 |
| 6 - 3 | CT6 - CT3 | Cycle Type6 - 3                                                                                                                                                                          |
|       |           | These bits specify whether the $\overline{CS6}$ through $\overline{CS3}$ signals are output to the memory or I/O, or specify the cycle to be started.                                    |
|       |           | 0: SRAM (ROM) cycle<br>1: I/O cycle                                                                                                                                                      |
| 1     | CT1       | Cycle Type1                                                                                                                                                                              |
|       |           | <ul> <li>When memory block 1 is accessed, CS1 signal is output. This bit specifies the cycle to be started at that time.</li> <li>0: SRAM (ROM) cycle</li> <li>1: SDRAM cycle</li> </ul> |

## 6.3.2 Data bus width control register (DBC)

This register specifies the data bus width for blocks 1 through 6. It can be read/written in 8-bit units. However, the bus width of block 7 ( $\overline{CS7}$ ), where the normal boot ROM is placed, is specified by the value of the BT16B pin.

The data bus width of the block in the SDRAM cycle is fixed to 32 bits.

#### Figure 6-3. Data Bus Width Control Register (DBC)

Address: C0000012H

|                | 7     | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----------------|-------|-----|-----|-----|-----|-----|-----|-----|
| DBC            | BW7   | BW6 | BW5 | BW4 | BW3 | BW2 | BW1 | BW0 |
|                |       |     |     |     |     |     |     |     |
|                |       |     |     |     |     |     |     |     |
| Initial value: | BT16B | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

| Bit   | Bit Name  | Description                                                                                                                                                                                                                                                                          |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | BW7       | Bus Width                                                                                                                                                                                                                                                                            |
|       |           | This bit reads the value of the BT16B pin. The data bus width of block 7 ( $\overline{CS7}$ ) specified by the value of the BT16B pin is as follows:                                                                                                                                 |
|       |           | 0: 32-bit bus width<br>1: 16-bit bus width                                                                                                                                                                                                                                           |
| 6 - 2 | BW6 - BW2 | Bus Width                                                                                                                                                                                                                                                                            |
|       |           | These bits specify the data bus width of blocks 6 through 2.                                                                                                                                                                                                                         |
|       |           | 0: 32-bit bus width<br>1: 16-bit bus width                                                                                                                                                                                                                                           |
| 1     | BW1       | Bus Width                                                                                                                                                                                                                                                                            |
|       |           | This bit specifies the data bus width of block 1.<br>0: 32-bit bus width<br>1: 16-bit bus width<br>If the SDRAM cycle of block 1 is started by the BCTC register, the bus width of block 1 is<br>that specified by BW0. In this case, the setting of BW1 is ignored. <sup>Note</sup> |
| 0     | BW0       | Bus Width                                                                                                                                                                                                                                                                            |
|       |           | <ul><li>This bit specifies the data bus width of block 0.</li><li>0: 32-bit bus width</li><li>1: 16-bit bus width</li></ul>                                                                                                                                                          |

**Note** When block 1 selects the SDRAM cycle, the data bus width of block 1 must be the same as the data bus width of block 0.

In this case, the data bus width is set by BW0.

#### 6.3.3 Programmable wait control register 0 (PWC0)

This register sets the number of wait states used when blocks 1 through 3 are accessed. It can be read/written in 16-bit units. Up to seven wait states can be inserted.

Block 0 is fixed to the SDRAM area. This register does not control wait states when the SDRAM is accessed. If block 1 is selected as the SDRAM area, therefore, setting of the number of wait states is ignored.

#### Figure 6-4. Programmable Wait Control Register 0 (PWC0)

Address: C0000014H

|                | 15 | 14  | 13  | 12  | 11 | 10  | 9   | 8   | 7 | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|----------------|----|-----|-----|-----|----|-----|-----|-----|---|-----|-----|-----|---|---|---|---|
| PWC0           | 0  |     | WS3 |     | 0  |     | WS2 |     | 0 |     | WS1 |     | 0 | 0 | 0 | 0 |
| Initial value: | 0  | 1   | 1   | 1   | 0  | 1   | 1   | 1   | 0 | 1   | 1   | 1   | 0 | 0 | 0 | 0 |
| R/W:           | R  | R/W | R/W | R/W | R  | R/W | R/W | R/W | R | R/W | R/W | R/W | R | R | R | R |

| Bit     | Bit Name |              |                                                                                                                                   |      |       | De                           | scrip | tion |   |                                                                             |  |  |  |  |  |  |
|---------|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------------------|-------|------|---|-----------------------------------------------------------------------------|--|--|--|--|--|--|
| 14 - 12 | WS3      | This         | Wait States3<br>This bit specifies the number of wait states when block 3 (CS3) is accessed. The number of wait states is 0 to 7. |      |       |                              |       |      |   |                                                                             |  |  |  |  |  |  |
|         |          |              | WS3 Number of wait states WS3 Number of wait states                                                                               |      |       |                              |       |      |   |                                                                             |  |  |  |  |  |  |
|         |          |              | 0 0 0 0 1 0 4                                                                                                                     |      |       |                              |       |      |   |                                                                             |  |  |  |  |  |  |
|         |          |              | 0     0     1     1     1     0     1     5                                                                                       |      |       |                              |       |      |   |                                                                             |  |  |  |  |  |  |
|         |          | _            | 0                                                                                                                                 | 1    | 0     | 2                            | 1     | 1    | 0 | 6                                                                           |  |  |  |  |  |  |
|         |          |              | 0                                                                                                                                 | 1    | 1     | 3                            | 1     | 1    | 1 | 7                                                                           |  |  |  |  |  |  |
| 10 - 8  | WS2      | This<br>of w |                                                                                                                                   | spec | ifies |                              |       |      |   | $\overline{(CS2)}$ is accessed. The num r of wait states is the same a      |  |  |  |  |  |  |
| 6 - 4   | WS1      | This         |                                                                                                                                   | spec | ifies |                              |       |      |   | $(\overline{\text{CS1}})$ is accessed. The num of wait states is the same a |  |  |  |  |  |  |
|         |          | of V         |                                                                                                                                   | The  | ese t | oits are valid only when the | •     |      |   | ) cycle is selected by the CT                                               |  |  |  |  |  |  |

## 6.3.4 Programmable wait control register 1 (PWC1)

This register specifies the number of wait states when blocks 4 through 7 are accessed. It can be read/written in 16-bit units. Up to seven wait states can be inserted when accessing blocks 4 and 7. Up to 15 wait states can be inserted when accessing blocks 5 and 6.

#### Figure 6-5. Programmable Wait Control Register 1 (PWC1)

Address: C0000016H

|                | 15 | 14  | 13  | 12  | 11  | 10  | 9   | 8   | 7   | 6   | 5   | 4   | 3 | 2   | 1   | 0   |
|----------------|----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|-----|-----|-----|
| PWC1           | 0  |     | WS7 |     |     | W   | S6  |     |     | W   | S5  |     | 0 |     | WS4 |     |
| Initial value: | 0  | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0 | 1   | 1   | 1   |
| R/W:           | R  | R/W | R | R/W | R/W | R/W |

| Bit     | Bit Name |                                                                                                                                                                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                      |        |   |                                                         |      |        |      |      |                        |     |  |  |  |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---------------------------------------------------------|------|--------|------|------|------------------------|-----|--|--|--|
| 14 - 12 | WS7      | Wait S<br>This b<br>of wait                                                                                                                                                                                            | it spe                                                                                                                                                                                                                                                                                                                                                                                                           | ecifie |   | ne number of wait states v<br>o 7.                      | wher | n bloc | :k 7 | (CS7 | ) is accessed. The num | ber |  |  |  |
|         |          |                                                                                                                                                                                                                        | WS                                                                                                                                                                                                                                                                                                                                                                                                               | 7      |   | Number of wait states                                   |      | WS     | 7    | N    | lumber of wait states  |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                | 0      |   | 0                                                       | 1    | 0      | 0    |      | 4                      |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                | 1      |   | 1                                                       | 1    | 0      | 1    |      | 5                      |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                | 0      |   | 2                                                       | 1    | 1      | 0    |      | 6                      |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                | 1      |   | 3                                                       | 1    | 1      | 1    |      | 7                      |     |  |  |  |
| 11 - 8  | WS6      | The nuregiste<br>Wait S<br>This b                                                                                                                                                                                      | If the Page-ROM cycle is selected by the CT7 bit of the BCTC, the number of wait states is that in the single cycle or that in the burst cycle during off-page access.<br>The number of wait states during on-page access can be specified by the PWS bit of PRC register.<br>Wait States6<br>This bit specifies the number of wait states when block 6 (CS6) is accessed. The number of wait states is 0 to 15. |        |   |                                                         |      |        |      |      |                        |     |  |  |  |
|         |          |                                                                                                                                                                                                                        | W                                                                                                                                                                                                                                                                                                                                                                                                                | S7     |   | Number of wait states                                   |      | WS     | 67   |      | Number of wait states  |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                | 0      | 0 | 0                                                       | 1    | 0      | 0    | 0    | 8                      |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                | 0      | 1 | 1                                                       | 1    | 0      | 0    | 1    | 9                      |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                | 1      | 0 | 2                                                       | 1    | 0      | 1    | 0    | 10                     |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                | 1      | 1 | 3                                                       | 1    | 0      | 1    | 1    | 11                     |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                | 0      | 0 | 4                                                       | 1    | 1      | 0    | 0    | 12                     |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                | 0      | 1 | 5                                                       | 1    | 1      | 0    | 1    | 13                     |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                | 1      | 0 | 6                                                       | 1    | 1      | 1    | 0    | 14                     |     |  |  |  |
|         |          | 0                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                | 1      | 1 | 7                                                       | 1    | 1      | 1    | 1    | 15                     |     |  |  |  |
| 7 - 4   | WS5      | Wait S                                                                                                                                                                                                                 | States                                                                                                                                                                                                                                                                                                                                                                                                           | s5     |   |                                                         |      |        |      |      |                        |     |  |  |  |
|         |          |                                                                                                                                                                                                                        | t stat                                                                                                                                                                                                                                                                                                                                                                                                           | es is  |   | ne number of wait states v<br>to 15. The method of sett |      |        |      | •    | ,                      |     |  |  |  |
| 2 - 0   | WS4      | Wait States4This bit specifies the number of wait states when block 4 ( $\overline{CS4}$ ) is accessed. The numberof wait states is 0 to 7. The method of setting the number of wait states is the same as thatof WS7. |                                                                                                                                                                                                                                                                                                                                                                                                                  |        |   |                                                         |      |        |      |      |                        |     |  |  |  |

## 6.3.5 Programmable idle control registers 0 and 1 (PIC0 and PIC1)

0 0 0

0 0 1

0 1 0

0 1 1

1 0 0

1 0 1

1 1 0

1

1

1

This register specifies the number of idle states inserted after blocks 0 through 7 have been accessed for read. It can be read/written in 16-bit units. Up to seven idle states can be inserted.

When blocks 0 through 7 are accessed by the V830 CPU core, one idle state is always inserted after the read cycle. This idle state is counted as the set value of ISn of the PIC0 and PIC1 registers. When ISn (n = 0 to 7) is 0 or 1, one idle state is inserted.

However, the setting of the PIC0 and PIC1 registers is valid even during 2-cycle transfer of DMA.

## Figure 6-6. Programmable Idle Control Registers 0 and 1 (PIC0 and PIC1)

| Address       | s: C0000 | 102H |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
|---------------|----------|------|------|---------|-----|-----------|---------|----------|----------|-----------|----------|----------|-------|-----------|----------|-------|
|               | 15       | 14   | 13   | 12      | 11  | 10        | 9       | 8        | 7        | 6         | 5        | 4        | 3     | 2         | 1        | 0     |
| PWC           | 1 0      |      | IS7  |         | 0   |           | IS6     |          | 0        |           | IS5      |          | 0     |           | IS4      |       |
|               | •        |      |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
| Initial value | e: 0     | 1    | 1    | 1       | 0   | 1         | 1       | 1        | 0        | 1         | 1        | 1        | 0     | 1         | 1        | 1     |
| R/W           | /: R     | R/W  | R/W  | R/W     | R   | R/W       | R/W     | R/W      | R        | R/W       | R/W      | R/W      | R     | R/W       | R/W      | R/W   |
|               |          |      |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
|               |          |      |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
| Address       | s: C0000 | 100H |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
|               | 15       | 14   | 13   | 12      | 11  | 10        | 9       | 8        | 7        | 6         | 5        | 4        | 3     | 2         | 1        | 0     |
| PWC           | 0 0      |      | IS3  |         | 0   |           | IS2     |          | 0        |           | IS1      |          | 0     |           | IS0      |       |
|               |          |      |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
| Initial value | e: 0     | 1    | 1    | 1       | 0   | 1         | 1       | 1        | 0        | 1         | 1        | 1        | 0     | 1         | 1        | 1     |
| R/W           | /: R     | R/W  | R/W  | R/W     | R   | R/W       | R/W     | R/W      | R        | R/W       | R/W      | R/W      | R     | R/W       | R/W      | R/W   |
|               |          |      |      |         |     |           |         |          |          |           |          |          |       |           |          |       |
| Bit           | Bit N    | ame  |      |         |     |           |         |          | Des      | scription | า        |          |       |           |          |       |
| 14 - 12,      | IS7 -    | IS0  | Idle | State7  | 7-0 |           |         |          |          |           |          |          |       |           |          |       |
| 10 - 8,       |          |      |      |         | -   |           |         | مالة الم |          | 107 44    |          | 100      |       | اما مد ام | l 7      |       |
| 6 - 4,        |          |      |      |         | •   |           |         |          |          |           | 0        |          |       | nd to bl  |          |       |
| 2-0           |          |      |      | •       | •   |           |         |          |          | •         | •        |          | Ũ     | nal is ac |          |       |
| 2 0           |          |      |      | -       |     | r of idle | states  | specifi  | ed by    | ISn (n =  | = 0 to 7 | ) is aut | omati | cally ins | serted a | after |
|               |          |      | rea  | d acces | SS. |           |         |          |          |           | -        |          |       |           |          |       |
|               |          |      |      | 15      | Sn  | Nu        | umber o | of inser | ted idle | e states  | 3        |          |       |           |          |       |

0

1

2

3

4

5

6

7

## 6.4 Wait Control by READY Pin

The V832 can control wait states to be inserted in cycles accessing the I/O, SRAM, and ROM area, by using the PWC0 and PWC1 registers, and READY pin.

#### 6.4.1 Sampling timing of READY pin

- I/O area: The READY pin is sampled at the rising edge of the Ts state. If the programmed number of wait states has not been completed, or if the READY pin is not active (if a wait state is inserted), the Ts cycle is repeated.
- Single cycle of SRAM or ROM: The READY pin is sampled at the rising edge of the Ts state. If the programmed number of times of wait has not been completed, or if the READY pin is not active, the Ts cycle is repeated.
- Burst cycle of SRAM or ROM: The READY pin is sampled at the rising edge of each Tb state and the rising edge of the Ts state. When a wait state is inserted, the Tb cycle or Ts cycle is repeated.
- Page-ROM cycle: The READY pin is sampled at the rising edge of the Tb state and the rising edge of the Ts state. When a wait state is inserted, the Tb cycle or Ts cycle is repeated. A different number of wait states can be programmed in the on-page mode and off-page mode.

#### 6.4.2 When using both READY pin and programmable wait

The number of wait states set by the PWC0 and PWC1 registers and the number of wait states set by using the  $\overline{\text{READY}}$  pin is logically ORed. Therefore, the larger number of wait states is inserted.

When performing wait control by using the READY pin, the wait cycle is not cleared even if the READY pin is deasserted inactive at the above sampling timing, until the programmed number of wait states has been inserted. The wait cycle is not cleared unless the READY pin is inactive in the Ts state after the programmed wait cycle, even if the READY pin is deasserted inactive before the programmed wait cycle is cleared. When performing wait control by using the READY pin, therefore, it is recommended to set the number of waits states of the PWC0 and PWC1 registers for the corresponding block to 0 to avoid confusion.

# CHAPTER 7 MEMORY ACCESS CONTROL FUNCTION

This chapter explains the SDRAM control function and Page-ROM control function.

The BCU of the V832 can be directly connected to SDRAM, Page-ROM, and SRAM (ROM).

The SDRAM is accessed by using the address bus, data bus, and RAS,  $\overline{CAS}$ ,  $\overline{WE}$ ,  $\overline{CS0}$ ,  $\overline{CS1}$ , CKE, SDCLKOUT, and four  $\times$  DQM signals. An address of the SDRAM is output from the address pins with the row address and

Page access to the Page-ROM is enabled in the burst access mode. The page size can be selected from 8 or 16 bytes.

The SRAM (ROM) is accessed by using the address bus and data bus, and  $\overline{MWR}$ ,  $\overline{MRD}$ ,  $\overline{CSn}$  (n = 1 to 7), and four  $\overline{\times \times BEN}$  signals.

Remarks 1. XXBEN: LLBEN, LUBEN, ULBEN, UUBEN

2. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

# 7.1 Features

SDRAM control function

column address multiplexed.

- Generation of RAS, CAS, WE, CKE, UUDQM, ULDQM, LUDQM, and LLDQM signals
- 8 or 9 multiplexed address bits
- SDRAM access timing control
  - $\mathsf{REF} \to \mathsf{REF}/\mathsf{ACT}$  command interval : 3 to 6 bus clocks selectable
  - $ACT \rightarrow PRE$  command interval : 3 or 4 bus clocks selectable
  - $\mathsf{PRE} \to \mathsf{ACT}$  command interval : 1 or 2 bus clocks selectable
  - $\mathsf{ACT} \to \mathsf{READ}/\mathsf{WRITE}$  command interval: 1 or 2 bus clocks selectable
- Auto refresh and self-refresh functions
- 8-bank control (4 banks × 2 blocks)
- Page-ROM control function
  - Page size : 8 or 16 bytes
  - Wait control during page access
     : 0 or 3 wait states

# 7.2 SDRAM Control Function

The BCU generates RAS, CAS, WE, CSn, CKE, and four DQM signals and controls access to the SDRAM. Addresses are output to the SDRAM from the address pins by multiplexing row and column addresses.

The connected SDRAM must be of  $\times 8$  bits or more.

Any refresh cycle can be specified. Self refresh can be executed in the STOP mode.

Remarks 1. XXDQM: LLDQM, LUDQM, ULDQM, UUDQM

**2.** n = 0 to 7

## 7.2.1 Address multiplex function

Row addresses and column addresses are multiplexed, as shown in Tables 7-1 and 7-2, in the SDRAM cycle, depending on the values of the RAW and CAW bits of the SDRAM configuration register (SDC) (refer to **7.2.3**). a1 through a23 in these tables indicate the addresses output by the CPU, and A2 through A15 indicate the address pins of the V832.

|     |     | CANA | Output Timing  |       |       | Exte  | rnal Addres | s Pin |       |           |
|-----|-----|------|----------------|-------|-------|-------|-------------|-------|-------|-----------|
| BAW | RAW | CAW  | Output Timing  | A15   | A14   | A13   | A12         | A11   | A10   | A9 - A2   |
| 0   | 00  | 00   | Column address | (a15) | (a14) | a21*  | AP          | (a11) | (a10) | a9 - a2   |
|     |     |      | Row address    | a23   | a22   | a21*  | a20         | a19   | a18   | a17 - a10 |
| 0   | 00  | 01   | Column address | (a15) | (a14) | a22*  | AP          | (a11) | a10   | a9 - a2   |
|     |     |      | Row address    | (a15) | a23   | a22*  | a21         | a20   | a19   | a18 - a11 |
| 1   | 00  | 00   | Column address | (a15) | a22*  | a21*  | AP          | (a11) | (a10) | a9 - a2   |
|     |     |      | Row address    | a23   | a22*  | a21*  | a20         | a19   | a18   | a17 - a10 |
| 1   | 00  | 01   | Column address | (a15) | a23*  | a22*  | AP          | (a11) | a10   | a9 - a2   |
|     |     |      | Row address    | (a15) | a23*  | a22*  | a21         | a20   | a19   | a18 - a11 |
| 1   | 01  | 00   | Column address | a23*  | a22*  | (a13) | AP          | (a11) | (a10) | a9 - a2   |
|     |     |      | Row address    | a23*  | a22*  | a21   | a20         | a19   | a18   | a17 - a10 |

Table 7-1. Output of Row Address and Column Address (32-bit data width)

Remarks 1. \* indicates bank address specification.

- 2. AP is a bit used to specify a command and is fixed to the low level.
- **3.** Addresses in parentheses (a××) and A1 and A16 through A23 pins do not multiplex addresses and always output the original values.

|     | BAW RAW CAW | Output Timin a | External Address Pin |       |       |       |       |     |       |      |           |  |  |
|-----|-------------|----------------|----------------------|-------|-------|-------|-------|-----|-------|------|-----------|--|--|
| BAW | RAW         | CAW            | Output Timing        | A15   | A14   | A13   | A12   | A11 | A10   | A9   | A8 - A1   |  |  |
| 0   | 00          | 00             | Column address       | (a15) | (a14) | (a13) | a20*  | AP  | (a10) | (a9) | a8 - a1   |  |  |
|     |             |                | Row address          | a23   | a22   | a21   | a20*  | a19 | a18   | a17  | a16 - a9  |  |  |
| 0   | 00          | 01             | Column address       | (a15) | (a14) | (a13) | a21*  | AP  | (a10) | a9   | a8 - a1   |  |  |
|     |             |                | Row address          | (a15) | a23   | a22   | a21*  | a20 | a19   | a18  | a17 - a10 |  |  |
| 1   | 00          | 00             | Column address       | (a15) | (a14) | a21*  | a20*  | AP  | (a10) | (a9) | a8 - a1   |  |  |
|     |             |                | Row address          | a23   | a22   | a21*  | a20*  | a19 | a18   | a17  | a16 - a9  |  |  |
| 1   | 00          | 01             | Column address       | (a15) | (a14) | a22*  | a21*  | AP  | (a10) | a9   | a8 - a1   |  |  |
|     |             |                | Row address          | (a15) | a23   | a22*  | a21*  | a20 | a19   | a18  | a17 - a10 |  |  |
| 1   | 01          | 00             | Column address       | (a15) | a22*  | a21*  | (a12) | AP  | (a10) | (a9) | a8 - a1   |  |  |
|     |             |                | Row address          | a23   | a22*  | a21*  | a20   | a19 | a18   | a17  | a16 - a9  |  |  |

Remarks 1. \* indicates bank address specification.

- 2. AP is a bit used to specify a command and is fixed to the low level.
- **3.** Addresses in parentheses (a××) and A16 through A23 pins do not multiplex addresses and always output the original values.

## 7.2.2 Judgment of on-page/off-page

If the RAS signal is active when page access is enabled because the PAE bit of the SDRAM configuration register (SDC) is 1, whether the SDRAM access to be started is in the same page as the previous SDRAM access. Table 7-3 shows the relation between an address to be compared and address shift.

If the PAE bit is 0, the off-page cycle is always started.

The page information retained by the BCU is not cleared even if the PAE bit is cleared to 0.

The page information is updated when an access to the SDRAM is started even if the PAE bit is 0.

a9 through a23 in Table 7-3 indicate the addresses output by the CPU.

| Table 7-3. Addres | s Compared by | on-page/off-page | Judgment |
|-------------------|---------------|------------------|----------|
|-------------------|---------------|------------------|----------|

| Address Shift | Data Bus Width |           |  |  |  |  |  |  |
|---------------|----------------|-----------|--|--|--|--|--|--|
| Address Shift | 16 bits        | 32 bits   |  |  |  |  |  |  |
| 8             | a23 - a9       | a23 - a10 |  |  |  |  |  |  |
| 9             | a23 - a10      | a23 - a11 |  |  |  |  |  |  |

### 7.2.3 SDRAM configuration register (SDC)

This register sets an address multiplex width during SDRAM access, and the output timing of the command. It can be read/written in 16-bit units.

Figure 7-1. SDRAM Configuration Register (SDC)

| Address:       | C0000  | 110H |            |                                                                                                                                                                                                                                                                                                                                               |                                |                      |          |                              |           |           |                |                  |          |                  |     |     |  |
|----------------|--------|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------|----------|------------------------------|-----------|-----------|----------------|------------------|----------|------------------|-----|-----|--|
|                | 15     | 14   | 13         | 12                                                                                                                                                                                                                                                                                                                                            | 11                             | 10                   | 9        | 8                            | 7         | 6         | 5              | 4                | 3        | 2                | 1   | 0   |  |
| SDC            | PAE    | 0    | 0          | BAW                                                                                                                                                                                                                                                                                                                                           | RA                             | ٩W                   | CA       | W                            | 0         | 0         | 0              | TRCD             | TRP      | TRAS             | TF  | RC  |  |
| leitiel velver |        | 0    |            | 0                                                                                                                                                                                                                                                                                                                                             | 0                              | 0                    | 0        | 0                            | 0         | 0         | 0              | 4                | 4        | 4                | 4   |     |  |
| Initial value: | 0      | 0    | 0          | 0                                                                                                                                                                                                                                                                                                                                             | 0                              | 0                    | 0        | 0                            | 0         | 0         | 0              | 1                | 1        | 1                | 1   | 1   |  |
| R/W:           | R/W    | R    | R          | R/W                                                                                                                                                                                                                                                                                                                                           | R/W                            | R/W                  | R/W      | R/W                          | R         | R         | R              | R/W              | R/W      | R/W              | R/W | R/W |  |
| Bit            | Bit Na | ame  |            |                                                                                                                                                                                                                                                                                                                                               |                                |                      |          |                              | Des       | cription  |                |                  |          |                  |     |     |  |
| 15             | PA     | E    | Con<br>SDF | <ul> <li>Page Mode Enable</li> <li>Controls starting of page access for SDRAM. However, page access cannot be disabled when the SDRAM is accessed the second time and onward in the burst cycle.</li> <li>0: Disables start (off-page access is always performed).</li> <li>1: Enables start (start of on-page access is enabled).</li> </ul> |                                |                      |          |                              |           |           |                |                  |          |                  |     |     |  |
| 12             | BA     | W    | Set        | Bank Address Width<br>Sets bank size.<br>0: 2 banks<br>1: 4 banks                                                                                                                                                                                                                                                                             |                                |                      |          |                              |           |           |                |                  |          |                  |     |     |  |
| 11, 10         | RA     | W    |            | v Address Width         cifies row address width when an active command is executed in the SDRAM cycle.         RAW       Row address width         0       0       11 bits         0       1       12 bits         1       0       Setting prohibited         1       1       Setting prohibited                                             |                                |                      |          |                              |           |           |                | cycle.           |          |                  |     |     |  |
| 9, 8           | CA     | W    |            | Umn Add<br>cifies col<br>CAW<br>0 0<br>0 1<br>1 0<br>1 1                                                                                                                                                                                                                                                                                      | umn add<br>8 bi<br>9 bi<br>Set | dress wi<br>C<br>its | olumn a  |                              |           | mmand     | is exec        | uted in th       | e SDR/   | AM cycle.        |     |     |  |
| 4              | TRC    | D    |            | CD<br>cifies ac<br>0: Interv<br>1: Interv                                                                                                                                                                                                                                                                                                     | al of 1 l                      | bus cloc             | k        | and inte                     | rval (ref | er to 5.5 | <b>5.5</b> ).  |                  |          |                  |     |     |  |
| 3              | TR     | P    |            | o<br>cifies pre<br>0: Interv<br>1: Interv                                                                                                                                                                                                                                                                                                     | al of 1 l                      | bus cloc             | k        | and inte                     | rval (re  | fer to 5. | 5 <b>.5</b> ). |                  |          |                  |     |     |  |
| 2              | TRA    | AS   |            |                                                                                                                                                                                                                                                                                                                                               | num inte                       | erval of             | 3 bus cl | ocks                         | ve and    | prechar   | ge com         | imand (re        | fer to 5 | 5.5.5).          |     |     |  |
| 1, 0           | ΤR     | С    |            | TRC           0         0           0         1           1         0           1         1                                                                                                                                                                                                                                                   |                                | Minim                | um num   | ber of b<br>3<br>4<br>5<br>6 | us clock  | (S        |                | d.<br>ber of clo | cks (rel | er to <b>5.5</b> | 5). |     |  |

Table 7-4 shows the SDRAM sizes that can be connected by using the RAW and CAW bits in combination. Confirm that the bank size and column address of the memory used are as shown in Table 7-4.

| BAW | RAW | CAW |                                                              |
|-----|-----|-----|--------------------------------------------------------------|
| 0   | 00  | 00  | 16M-bit model (512K words $\times$ 16 bits $\times$ 2 banks) |
| 0   | 00  | 01  | 16M-bit model (1M words $\times$ 8 bits $\times$ 2 banks)    |
| 1   | 00  | 00  | 64M-bit model (512K words $\times$ 32 bits $\times$ 4 banks) |
| 1   | 00  | 01  | 128M-bit model (1M words $\times$ 32 bits $\times$ 4 banks)  |
| 1   | 01  | 00  | 64M-bit model (1M words $\times$ 16 bits $\times$ 4 banks)   |

Table 7-4. Types of SDRAMs Connectable

#### 7.2.4 SDRAM mode register (SDM)

\*

\*

This register specifies the mode of the SDRAM.

When a value is written to the SDRAM, the all-bank precharge command and mode register setting command are sequentially issued to the SDRAM. The interval at which the commands are issued can be specified by the TRP bit of the SDRAM configuration register (SDC) (refer to **7.2.3**). Before writing the SDM, set the BWO bit of the data bus width control register (DBC) (refer to **6.3.2**).

0000 0010 0000 (binary) is output to different addresses depending on the bus width of the SDRAM, as a data value that sets the mode register for the SDRAM.

• 32-bit bus for SDRAM: Output to A15 through A2

A23 to A16 are undefined.

A1 outputs 0.

16-bit bus for SDRAM: Output to A14 through A1

(A15 outputs 0.)

The SDRAM is accessed with a CAS latency of only 2.

For details of setting sequence, refer to 5.5.8 Initial sequence.





| Bit    | Bit Name | Description                                                                                    |
|--------|----------|------------------------------------------------------------------------------------------------|
| 15 - 0 | SDM      | SDRAM Mode                                                                                     |
|        |          | By writing a value to this register, the mode register setting command is issued to the SDRAM. |
|        |          | Mode setting:<br>CAS latency: 2<br>Wrap type : sequential<br>Burst length : 1                  |

#### 7.2.5 Refresh function

The BCU can automatically generate the distributed automatic refresh cycle necessary for refreshing the SDRAM. Whether refreshing is enabled or disabled and the refresh interval are set by the refresh control register (RFC). The BCU has a refresh request queue that can store refresh requests up to seven times.

# (1) Refresh request queue

The BCU has a refresh request queue that can store refresh requests up to seven times. When the bus is released, the refresh cycle is successively generated until the contents of the refresh request queue reach "0". If a refresh request is generated when the contents of the refresh request queue are "7", the contents of the queue are not changed and remain "7".

#### (2) Refresh control register (RFC)

The refresh control register (RFC) enables or disables refreshing, and sets the length of the refresh cycle and refresh interval. The RFC register can be read/written in 16-bit units. The refresh interval can be calculated by the following expression:

Refresh interval ( $\mu$ s) = Refresh count clock (t<sub>RCY</sub>) × Interval factor (RI)

The refresh count clock and interval factor are specified by the RCC bit and RI bit of the RFC register. If the refresh clock count or interval factor is longer than the maximum value of the active-to-precharge command interval (t<sub>RAS</sub>) of the SDRAM used by the refresh cycle, shorten the refresh cycle to a value less than the maximum value of t<sub>RAS</sub>.

# Caution To change the setting of the RI bit of the RFC register, be sure to disable refreshing by using the REN bit, and then change the content of the RI bit.

# Figure 7-3. Refresh Control Register (RFC)

| Address: C     | Address: C0000022H |    |    |    |    |    |     |     |   |     |     |     |     |     |     |     |
|----------------|--------------------|----|----|----|----|----|-----|-----|---|-----|-----|-----|-----|-----|-----|-----|
|                | 15                 | 14 | 13 | 12 | 11 | 10 | 9   | 8   | 7 | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| RFC            | REN                | 0  | 0  | 0  | 0  | 0  | R   | CC  | 0 |     |     |     | RI  |     |     |     |
| Initial value: | 1                  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0 | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W:           | R/W                | R  | R  | R  | R  | R  | R/W | R/W | R | R/W |

| Bit   | Bit Name | Description                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |
|-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| 15    | REN      | Refresh Enable<br>Enables or disables CBR refresh and CBR self refresh.<br>0: Disables CBR refresh and CBR self refresh<br>1: Enables CBR refresh and CBR self refresh                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |
| 9, 8  | RCC      | Refresh Count Clock         Specifies a refresh count clock (trcy). $\phi$ indicates the frequency of the internal bus clock.         REfresh count clock (trcy)         0       0       32/ $\phi$ 0       1       128/ $\phi$ 1       0       4/ $\phi$ 1       1       Setting prohibited |  |  |  |  |  |  |  |  |  |  |  |
| 6 - 0 | RI       | Refresh IntervalSets the interval factor of the interval timer for refresh timing generation.                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |

# 7.3 Page-ROM Control Function

The BCU controls page access to the Page-ROM. The page size and the number of wait states during page access can be set by using the Page-ROM configuration register (PRC).

#### 7.3.1 Page-ROM configuration register (PRC)

This register sets the number of wait states during on-page access of the Page-ROM and the page size. This register is valid only when the Page-ROM cycle is started for block 7.

#### Figure 7-4. Page-ROM Configuration Register (PRC)

Address: C0000024H



| Bit  | Bit Name | Description                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |  |
|------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| 2, 1 | PWS      | Page-ROM Wait States                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |  |
|      |          | Sets the number of wait states during on-page access of the Page-ROM.                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
|      |          | PWS Number of waits                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |
|      |          | 0 0 0                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
|      |          | 0 1 1                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
|      |          | 1 0 2                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
|      |          | 1 1 3                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
| 0    | PS       | This bit is valid only when the Page-ROM cycle is selected by the CT7 bit of the BCTC register. The number of wait states during off-page access is in accordance with the setting of the WS7 bit of the PWC1 register. Page Size Sets the page size of the Page-ROM.                                                                                                     |  |  |  |  |  |  |  |  |  |  |  |
|      |          | PS Page size                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |  |
|      |          | 0 16 bytes                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |  |
|      |          | This setting is valid in the 16-/32-bit bus mode. In both the modes, the                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |  |  |
|      |          | first access in the burst cycle is off-page access.                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |  |
|      |          | 1       8 bytes         This setting is valid only in the 16-bit bus mode. In the burst cycle in which access is made eight times in a row, the first and fifth accesses are off-page accesses.         This setting is ignored in the 32-bit bus mode.         In the burst cycle in which access is made four times in a row, only the first access is off-page access. |  |  |  |  |  |  |  |  |  |  |  |

# CHAPTER 8 DMA FUNCTION

The V832 has a DMA (Direct Memory Access) controller that executes and control DMA transfer.

The DMAC (DMA controller) transfers data between memory and I/O or between memory areas according to a DMA request issued by the internal peripheral hardware (serial interface and timer) or external DMARQ pin, or by means of software trigger.

#### 8.1 Features

- Four independent DMA channels
- Transfer unit: Bytes, half words (2 bytes), words (4 bytes)
- Maximum number of transfers: 16,777,216 (2<sup>24</sup>) times
- Transfer type: 2-cycle transfer
- Two transfer modes
  - Single transfer mode
  - Demand transfer mode
- Transfer request
  - External DMARQ pin (× 4)
  - Request from internal peripheral hardware (serial interface (× 3 channels) and timer)
  - Request from software
- Transfer source and destination
  - Between memory and I/O
  - Between memory and memory
- Programmable wait function
- DMA transfer end output signal  $(\overline{TC})$

# 8.2 Configuration



Figure 8-1. DMAC Block Diagram

## 8.3 DMA Control Registers

#### 8.3.1 DMA source address registers 0 through 3 (DSA0 through DSA3)

These registers specify the DMA transfer source addresses (32 bits) of DMA channels 0 through 3. Each of these registers consist of two 16-bit registers: DSAnH and DSAnL (n = 0 to 3). Set an address value in accordance with the DMA transfer data size (set by the DCHC register) (half-word transfer: multiple of 2, word transfer: multiple of 4). They hold the next DMA transfer source address during DMA transfer.

(1) DMA source address registers 0H through 3H (DSA0H through DSA3H)



Address of DSA0H: C0000030H Address of DSA1H: C0000040H Address of DSA2H: C0000050H Address of DSA3H: C0000060H



| Bit    | Bit Name    | Description                                                                                                                                                                                                                                                                                                          |
|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 - 8 | SA31 - SA24 | Source Address                                                                                                                                                                                                                                                                                                       |
|        |             | These bits specify the address (A31 through A24) of the DMA transfer source. They hold the next DMA transfer source address during DMA transfer.                                                                                                                                                                     |
|        |             | Caution Although a 32-bit address is specified, only 24 bits of the address, A23 through A1, are output to an external device. Therefore, the width of the counter is 24 bits and bits SA31 through SA24 are fixed. This means that data cannot be transferred over blocks corresponding to the chip select signals. |
| 7 - 0  | SA23 - SA16 | Source Address<br>These bits specify the address (A23 through A16) of the DMA transfer source. They hold<br>the next DMA transfer source address during DMA transfer.                                                                                                                                                |

# (2) DMA source address registers 0L through 3L (DSA0L through DSA3L)

# Figure 8-3. DMA Source Address Registers 0L through 3L (DSA0L through DSA3L)

Address of DSA0L: C0000032H Address of DSA1L: C0000042H Address of DSA2L: C0000052H Address of DSA3L: C0000062H

|                | 15   | 14   | 13   | 12   | 11   | 10   | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----------------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| DSA0L - 3L     | SA15 | SA14 | SA13 | SA12 | SA11 | SA10 | SA9 | SA8 | SA7 | SA6 | SA5 | SA4 | SA3 | SA2 | SA1 | SA0 |
| Initial value: | _    | -    | _    | _    | _    | -    | _   | -   | _   | -   | _   | _   | _   | -   | _   | _   |
| R/W:           | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

| Bit    | Bit Name   | Description                                                                                                                                     |
|--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 - 0 | SA15 - SA0 | Source Address                                                                                                                                  |
|        |            | These bits specify the address (A15 through A0) at the DMA transfer source. They hold the next DMA transfer source address during DMA transfer. |

#### 8.3.2 DMA destination address registers 0 through 3 (DDA0 through DDA3)

These registers specify the DMA transfer destination addresses (32 bits) of DMA channels 0 through 3. Each of these registers consist of two 16-bit registers: DDAnH and DDAnL (n = 0 to 3). Set an address value in accordance with the DMA transfer data size (set by the DCHC register) (half-word transfer: multiple of 2, word transfer: multiple of 4). They hold the next DMA transfer destination address during DMA transfer.

#### (1) DMA destination address registers 0H through 3H (DDA0H through DDA3H)

## Figure 8-4. DMA Destination Address Registers 0H through 3H (DDA0H through DDA3H)

Address of DDA0H: C0000034H Address of DDA1H: C0000044H Address of DDA2H: C0000054H Address of DDA3H: C0000064H

|                | 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|----------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| DDA0H - 3H     | DA31 | DA30 | DA29 | DA28 | DA27 | DA26 | DA25 | DA24 | DA23 | DA22 | DA21 | DA20 | DA19 | DA18 | DA17 | DA16 |
|                |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |      |
| Initial value: | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    | -    |
| R/W:           | R/W  |

| Bit    | Bit Name    | Description                                                                                                                                                                                                                                                                                                                   |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 - 8 | DA31 - DA24 | Destination Address                                                                                                                                                                                                                                                                                                           |
|        |             | These bits specify the address (A31 through A24) of the DMA transfer destination. They hold the next DMA transfer destination address during DMA transfer.                                                                                                                                                                    |
|        |             | Caution Although a 32-bit address is specified, only 24 bits of the address, A23 through A1, are output to an external device. Therefore, the width of the counter is 24 bits and bits DA31 through DA24 (8 bits) are fixed. This means that data cannot be transferred over blocks corresponding to the chip select signals. |
| 7 - 0  | DA23 - DA16 | Destination Address                                                                                                                                                                                                                                                                                                           |
|        |             | These bits specify the address (A23 through A16) of the DMA transfer destination. They hold the next DMA transfer destination address during DMA transfer.                                                                                                                                                                    |

#### (2) DMA destination address registers 0L through 3L (DDA0L through DDA3L)

## Figure 8-5. DMA Destination Address Registers 0L through 3L (DDA0L through DDA3L)

Address of DDA0L: C0000036H Address of DDA1L: C0000046H Address of DDA2L: C0000056H Address of DDA3L: C0000066H



| Bit    | Bit Name   | Description                                                                                                                                               |
|--------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 - 0 | DA15 - DA0 | Destination Address                                                                                                                                       |
|        |            | These bits specify the address (A15 through A0) at the DMA transfer destination. They hold the next DMA transfer destination address during DMA transfer. |

#### 8.3.3 DMA byte count registers 0 through 3 (DBC0 through DBC3)

These registers specify the number of times of byte transfer (24 bits) by DMA channels 0 through 3. Each of these registers consists of two 16-bit registers: DBCnH and DBCnL (n = 0 to 3).

These registers hold the remaining number of times byte transfer is to be executed during DMA transfer.

The values by which the values of these registers are decremented during byte, half word, and word transfer are shown below. Transfer ends when a borrow occurs.

| Byte transfer :     | Decremented by one [Setting] Number of transfers – 1                 |
|---------------------|----------------------------------------------------------------------|
| Half word transfer: | Decremented by two [Setting] (Number of transfers – 1) $\times2$     |
| Word transfer :     | Decremented by four [Setting] (Number of transfers $-1$ ) $\times 4$ |

# Figure 8-6. DMA Byte Count Registers 0 through 3 (DBC0 through DBC3)

# (1) DMA byte count registers 0H through 3H (DBC0H through DBC3H)

| Address<br>Address<br>Address<br>Address | of DE                         | SC1H<br>SC2H | H: C00<br>H: C00 | 00048<br>00058                                                    | H<br>H                          |                    |           |         |                      |                    |         |        |          |          |         |      |     |
|------------------------------------------|-------------------------------|--------------|------------------|-------------------------------------------------------------------|---------------------------------|--------------------|-----------|---------|----------------------|--------------------|---------|--------|----------|----------|---------|------|-----|
|                                          | 1                             | 5            | 14               | 13                                                                | 12                              | 11                 | 10        | 9       | 8                    | 7                  | 6       | 5      | 4        | 3        | 2       | 1    | 0   |
| DBC0H - 3H                               | H (                           | )            | 0                | 0                                                                 | 0 0 0 0 0 BC                    |                    |           |         |                      |                    |         |        |          |          |         |      |     |
| Initial value                            | : (                           | )            | 0                | 0                                                                 | 0                               | 0                  | 0         | 0       | 0                    | -                  | -       | -      | -        | -        | -       | -    | -   |
| R/W                                      | ': F                          | र            | R                | R                                                                 | R                               | R                  | R         | R       | R                    | R/W                | R/W     | R/W    | R/W      | R/W      | R/W     | R/W  | R/W |
| Address<br>Address<br>Address<br>Address | s of DE<br>s of DE<br>s of DE | BC1<br>BC2   | L: C00<br>L: C00 | 0004A<br>0005A                                                    | .H<br>.H                        | 11                 | 10        | 9       | 8                    | 7                  | 6       | 5      | 4        | 3        | 2       | 1    | 0   |
| DBC0L - 3                                |                               | -            |                  | -                                                                 |                                 |                    | -         | -       |                      | C                  |         | -      |          | -        |         |      | -   |
| DDOOL 0                                  |                               |              |                  |                                                                   |                                 |                    |           |         |                      |                    |         |        |          |          |         |      |     |
| Initial value                            | e:                            | _            | -                | -                                                                 | -                               | -                  | -         | -       | -                    | -                  | -       | -      | -        | -        | -       | -    | -   |
| R/W                                      | /: R                          | /W           | R/W              | R/W                                                               | R/W                             | R/W                | R/W       | R/W     | R/W                  | R/W                | R/W     | R/W    | R/W      | R/W      | R/W     | R/W  | R/W |
| Bit                                      | Bit                           | Na           | me               |                                                                   |                                 |                    |           |         |                      | Desc               | ription |        |          |          |         |      |     |
| 7 - 0:                                   |                               | вс           |                  | Byte                                                              | Count                           |                    |           |         |                      |                    |         |        |          |          |         |      |     |
| DBCnH<br>15 - 0:                         |                               |              |                  | The:<br>time                                                      | se bits s<br>s byte t<br>MSB, a | specify<br>transfe | r is to b | e exec  | uted d               | uring D            | MA tra  | nsfer. | Bit 7 o  |          |         | -    |     |
| DBCnL                                    |                               |              |                  |                                                                   | B                               | 2                  |           |         | N                    | umber              | of idle | states | inserte  | ed       |         |      |     |
|                                          |                               |              |                  |                                                                   | 0000                            | 00H                | First     | byte tr | ansfer               | s or rer           | naining | numb   | er of by | /te tran | sfers   |      |     |
|                                          |                               |              |                  | 000001H Second byte transfers or remaining number of byte transfe |                                 |                    |           |         |                      |                    |         |        | rs       |          |         |      |     |
|                                          |                               |              |                  |                                                                   | : :                             |                    |           |         |                      |                    |         |        |          |          |         |      |     |
|                                          |                               |              |                  | L                                                                 | FFFF                            | FFH                | Byte      | transfe | er of 2 <sup>2</sup> | <sup>t</sup> times | or rem  | aining | numbe    | r of byt | e trans | fers |     |
|                                          |                               |              |                  | <u>  L</u>                                                        |                                 |                    |           |         |                      |                    |         |        |          |          |         |      |     |

## 8.3.4 DMA channel control registers 0 through 3 (DCHC0 through DCHC3)

These 16-bit registers control the DMA transfer operation modes of DMA channels 0 through 3.

#### Figure 8-7. DMA Channel Control Registers 0 through 3 (DCHC0 through DCHC3) (1/3)

Address of DCHC0: C000003CH Address of DCHC1: C000004CH Address of DCHC2: C000005CH Address of DCHC3: C000006CH

|                | 15 | 14  | 13   | 12  | 11  | 10     | 9   | 8   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|----------------|----|-----|------|-----|-----|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| DCHC0 - 3      | 0  |     | TTYP |     | TE  | TBT SA |     | ٩D  | DAD |     | DAL | DRL | ТМ  | DS  |     | EN  |
| Initial value: | 0  | 0   | 0    | 0   | 0   | 0      | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W:           | R  | R/W | R/W  | R/W | R/W | R/W    | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

| Bit     | Bit Name |                                                                                                                                        |                                                                                                                                 |          | Description                                |  |  |  |  |  |  |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------|--|--|--|--|--|--|
| 14 - 12 | TTYP     | Transfe                                                                                                                                | er Type                                                                                                                         | е        |                                            |  |  |  |  |  |  |
|         |          | These I                                                                                                                                | oits sp                                                                                                                         | ecify    | the cause that starts DMA transfer.        |  |  |  |  |  |  |
|         |          |                                                                                                                                        | TTYF                                                                                                                            | <b>)</b> | Start cause                                |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 0                                                                                                                               | 0        | Started by DMARQn signal: 2-cycle transfer |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 0                                                                                                                               | 1        | Started by software: 2-cycle transfer      |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 1                                                                                                                               | 0        | Setting prohibited                         |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 1                                                                                                                               | 1        | Setting prohibited                         |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 0                                                                                                                               | 0        | Started by INTST signal: 2-cycle transfer  |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 0                                                                                                                               | 1        | Started by INTSR signal: 2-cycle transfer  |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 1                                                                                                                               | 0        | Started by INTCSI signal: 2-cycle transfer |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 1                                                                                                                               | 1        | Started by INTCM4 signal: 2-cycle transfer |  |  |  |  |  |  |
|         |          | memory<br>T                                                                                                                            | bits specify whether the address blocks at the transfer source and destination<br>y or I/O.           BT         Transfer block |          |                                            |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 0                                                                                                                               |          | mory to memory<br>mory to I/O              |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 0                                                                                                                               |          | to memory                                  |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 1                                                                                                                               |          | ting prohibited                            |  |  |  |  |  |  |
| 9, 8    | SAD      | Source Address Count Direction<br>These bits specify the count direction of the transfer source address of DMA channel n (n = 0 to 3). |                                                                                                                                 |          |                                            |  |  |  |  |  |  |
|         |          | S                                                                                                                                      | AD                                                                                                                              |          | Count direction                            |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 0                                                                                                                               | Inc      | rement                                     |  |  |  |  |  |  |
|         |          | 0                                                                                                                                      | 1                                                                                                                               | Dec      | crement                                    |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 0                                                                                                                               | Fix      |                                            |  |  |  |  |  |  |
|         |          | 1                                                                                                                                      | 1                                                                                                                               | Set      | ting prohibited                            |  |  |  |  |  |  |

| Address of<br>Address of<br>Address of<br>Address of | of DCHC | C1: C00 | 0004C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | H<br>H                                                                                                                                                                                                                                              |                            |                  |          |         |      |         |           |         |        |          |     |     |
|------------------------------------------------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|----------|---------|------|---------|-----------|---------|--------|----------|-----|-----|
|                                                      | 15      | 14      | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12                                                                                                                                                                                                                                                  | 11                         | 10               | 9        | 8       | 7    | 6       | 5         | 4       | 3      | 2        | 1   | 0   |
| DCHC0 - 3                                            | 0       |         | TTYP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                     | TI                         | ЗT               | SA       | ٩D      | DA   | ٩D      | DAL       | DRL     | ТМ     | C        | S   | EN  |
| Initial value:                                       | 0       | 0       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                   | 0                          | 0                | 0        | 0       | 0    | 0       | 0         | 0       | 0      | 0        | 0   | 0   |
| R/W:                                                 | R       | R/W     | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W                                                                                                                                                                                                                                                 | R/W                        | R/W              | R/W      | R/W     | R/W  | R/W     | R/W       | R/W     | R/W    | R/W      | R/W | R/W |
| Bit                                                  | Bit Na  | me      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                     |                            |                  |          |         | Desc | ription |           |         |        |          |     |     |
|                                                      |         |         | (n = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Destination Address Count Direction<br>These bits specify the count direction of the transfer destination address of DMA channel n<br>(n = 0 to 3).<br>DAD Count direction<br>0 0 Increment<br>0 1 Decrement<br>1 0 Fixed<br>1 1 Setting prohibited |                            |                  |          |         |      |         |           |         |        | nel n    |     |     |
| 5                                                    | DAL     | _       | This<br>0:<br>1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DMAAK Level<br>This bit specifies the active level of the DMAAKn signal (n = 0 to 3).<br>0: Active low<br>1: Active high<br>Caution The DMAAKn signal goes high from when the device has been reset until<br>this register is set.                  |                            |                  |          |         |      |         |           |         |        | ntil     |     |     |
| 4                                                    | DRI     | L       | This<br>0:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RQ Le<br>bit spe<br>: Dete                                                                                                                                                                                                                          | vel<br>cifies t<br>cts low | he leve<br>level | el at wh | ich the | DMAR | Qn sig  | ınal is c | letecte | d (n = | 0 to 3). |     |     |
| 3                                                    | ΤM      | I       | Trans<br>This<br>0:<br>1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1: Detects high level Transfer Mode This bits specifies a transfer mode during DMA transfer (n = 0 to 3). 0: Single transfer mode 1: Demand transfer mode Caution Select the signal transfer mode when DMA transfer is started by a request         |                            |                  |          |         |      |         |           |         |        |          |     |     |
| 2, 1                                                 | DS      |         | from the internal peripheral hardware.         Data Size         These bits specify the transfer size for DMA transfer. If burst enable control is not performed in response to the xxBEN signal when the transfer destination is a space other than the SDRAM, set the transfer data size greater than the data bus width (transfer destination) specified by the DBC register.         DS       Transfer data size         0       0       Byte unit         0       1       Half word (2 bytes) unit         1       0       Word (4 bytes) unit         1       1       Setting prohibited         Remark xxBEN: LLBEN, LUBEN, ULBEN, ULBEN, UUBEN |                                                                                                                                                                                                                                                     |                            |                  |          |         |      |         |           |         |        |          |     |     |

Figure 8-7. DMA Channel Control Registers 0 through 3 (DCHC0 through DCHC3) (2/3)





# 8.3.5 DMA control register (DC)

This 16-bit register controls the DMA transfer operation mode.

# Figure 8-8. DMA Control Register (DC)

| Address: C     | 00000 | 6EH |    |    |    |    |   |      |     |     |     |     |   |   |   |     |
|----------------|-------|-----|----|----|----|----|---|------|-----|-----|-----|-----|---|---|---|-----|
|                | 15    | 14  | 13 | 12 | 11 | 10 | 9 | 8    | 7   | 6   | 5   | 4   | 3 | 2 | 1 | 0   |
| DC             | 0     | 0   | 0  | 0  | 0  | 0  | 0 | TCSA | TC3 | TC2 | TC1 | TC0 | 0 | 0 | 0 | MEN |
| Initial value: | 0     | 0   | 0  | 0  | 0  | 0  | 0 | 0    | 0   | 0   | 0   | 0   | 0 | 0 | 0 | 0   |
| R/W:           | R     | R   | R  | R  | R  | R  | R | R/W  | R   | R   | R   | R   | R | R | R | R/W |

| Bit   | Bit Name  | Description                                                                                                                                                                                                                                                                                                                                                |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8     | TCSA      | Terminal Count Stop Acknowledge                                                                                                                                                                                                                                                                                                                            |
|       |           | Selects output of TC/STOPAK.                                                                                                                                                                                                                                                                                                                               |
|       |           | 0: Output of TC<br>1: Output of STOPAK                                                                                                                                                                                                                                                                                                                     |
| 7 - 4 | TC3 - TC0 | Terminal Count Channel3 - 0                                                                                                                                                                                                                                                                                                                                |
|       |           | These bits are status bits that indicate whether DMA transfer by DMA channel n has been completed (n = 0 to 3). They can be only read. These bits are set when DMA transfer has been completed by terminal count, and are reset when they are read.                                                                                                        |
|       |           | <ul><li>0: DMA transfer not completed (reset)</li><li>1: DMA transfer completed</li></ul>                                                                                                                                                                                                                                                                  |
| 0     | MEN       | Master Enable                                                                                                                                                                                                                                                                                                                                              |
|       |           | This bit enables or disables DMA transfer by all the DMA channels (n = 0 to 3). It is also reset by the $\overline{\text{NMI}}$ signal. To start DMA transfer, set the MEN bit to 1, TCn bit to 0, and EN bit of the DCHCn register to 1 (n = 0 to 3). To enable or disable transfer by each channel, use the EN bit of the DCHC0 through DCHC3 registers. |
|       |           | <b>Example</b> To set the MEN bit to 1 only when DMA transfer is enabled, and to set the MEN bit to 1 during NMI processing only when the MEN bit is cleared by the $\overline{\rm NMI}$ signal                                                                                                                                                            |
|       |           | 0: Disables DMA transfer (reset)<br>1: Enables DMA transfer                                                                                                                                                                                                                                                                                                |

## 8.4 Transfer Mode

## 8.4.1 Single transfer mode

In the single transfer mode, the DMAC releases the bus each time it has executed a transfer. If a DMA transfer request is issued after that, the DMAC executes a transfer once again. This is repeated until the terminal count is generated.

If another DMA transfer request with a higher priority is issued while the DMAC has released the bus, the DMA request with the higher priority always takes precedence.

Figures 8-9 and 8-10 show examples of single transfer. Figure 8-10 is an example where a DMA request with the higher priority is issued. In this example, DMA channel 0 is in the demand transfer mode and channel 1 is in the single transfer mode.



#### 8.4.2 Demand transfer mode

\*

In the demand transfer mode, the DMAC does not release the bus while DMA transfer requests are being issued. As long as DMA transfer requests are being issued, transfer continues until the terminal count is generated.

If DMA transfer requests are stopped and then a request is issued again, transfer can be resumed.

Figure 8-11 shows an example of demand transfer. This is an example where a DMA request with the higher priority is issued, and DMA channels 0 and 1 are in the demand transfer mode.



# Figure 8-11. Example of Demand Transfer

8.5 DMA Transfer Type and Subject to Transfer

#### 8.5.1 Two-cycle transfer

The two-cycle transfer is to transfer data in two cycles, from the transfer source to the DMAC and from the DMAC to transfer destination.

First cycle : Outputs transfer source address and reads data from transfer source to DMAC Second cycle: Outputs transfer destination address and writes data from DMAC to transfer destination.

Figure 8-12 shows an example of 2-cycle transfer.



#### Figure 8-12. Two-Cycle Demand Transfer (external I/O to SRAM)

**Remarks 1.** The dotted lines indicate the high-impedance state.

- 2. The arrows indicate the sampling timing.
- **3.** n = 0 to 7
- **4.** m = 0 to 7:  $m \neq n$

#### 8.5.2 Subject to transfer

The relation between the transfer type and subject to transfer is shown below.

| Subject to DMA Transfer                       | Transfer Type |  |  |  |  |  |
|-----------------------------------------------|---------------|--|--|--|--|--|
| Between I/O (external or internal) and memory | 2-cycle       |  |  |  |  |  |
| Between memory and memory                     | 2-cycle       |  |  |  |  |  |

Cautions 1. The DMAC cannot access the internal RAM.

- 2. The DMAC cannot access the internal I/O in the CPU core. Use the IN.W/OUT.W instruction to access the internal I/O.
- 3. Do not write anything to the DMAC register during DMA transfer.
- 4. If DMA transfer is executed (to write data) to the cacheable area, invalidate the cache as necessary because the values of the memory and cache differ.

#### 8.6 Priorities of DMA Channels

The priorities of the DMA channels are fixed as follows:

DMA channel 0 > DMA channel 1 > DMA channel 2 > DMA channel 3

The DMA transfer request is sampled only at the rising edge of the DTi state of the DMA state and at the rising edge immediately after the last state of the read cycle (the last state of the read cycle is sampled only during demand transfer). At this time, the priorities are valid, and DMA transfer with the higher priority is executed starting from the next transfer.

1

## 8.7 DMA Transfer Request

The DMA transfer request is issued from three sources: external DMARQ pin, software, or internal peripheral hardware. These sources are specified by the DMA channel control register (DCHC). The DMAAK signal is output regardless of which of the three sources a DMA request has been issued.

The multiplexed functions of the DMARQ/PORTA and DMAAK/PORTA pins are selected by the PAC register. These pins serve as PORTA pins in the default condition. (To execute DMA transfer when the DMARQ/PORTA pin is used as PORTA pin, do not set a DMA transfer start cause to DMARQ using the TTYP bit of the DCHC register. When using the DMARQ/PORTA pin as DMARQ pin, set the PAC register before enabling DMA transfer.)

#### 8.7.1 Request from DMARQ pin

The request from the DMARQ pin is sampled at the falling edge of the clock in the DTi state of the DMA state. This request must be continuously issued until the corresponding DMAAK signal is asserted active.

If the DMARQ pin becomes active when the DMAC is in the DTi state, the DMAC enters the DT0 state and starts DMA transfer.

The request from the DMARQ pin is sampled in the demand transfer mode at the rising edge of the next clock after the last state in the read cycle.

The DMA request by the DMARQ pin is sampled at the rising edge of the clock after the one for the last state of the read cycle during demand transfer.

To not execute the next transfer during demand transfer, deassert the DMARQ signal inactive before the rising of the clock immediately after the last state of the read cycle.

## 8.7.2 Request from software

When a DMA request is issued from software and when the EN bit of the DCHC register is set to 1, DMA transfer is started.

#### 8.7.3 Request from internal peripheral hardware

The following four types of transfer request signals (interrupt request signals) are issued from the internal peripheral hardware.

- Transmit end interrupt from UART (INTST)
- Receive end interrupt from UART (INTSR)
- Transmit/receive end interrupt from CSI (INTCSI)
- Compare register 4 (CM4) coincidence interrupt from RPU (INTCM4)

Transfer is executed once each time a transfer request is issued from the internal peripheral hardware. Even if the next transfer request is issued before ongoing transfer is completed, that request is ignored. The transfer request from one internal peripheral hardware unit cannot be used with multiple channels.

Use the single transfer mode.

The transfer request from the internal peripheral hardware is generated even if it is masked by the interrupt request mask register (IMR). When an internal peripheral hardware interrupt request is used as a DMA transfer request signal, an interrupt request is generated. If an interrupt should not occur from the same internal peripheral when a transfer request from the internal peripheral hardware is used, mask the corresponding interrupt request by using the interrupt mask register.

Caution Issue a transfer request from the internal peripheral hardware after setting of DMA transfer (including enabling transfer) has been completed. If a transfer request from the internal peripheral hardware is generated before DMA transfer is set, transfer is executed immediately after the setting of DMA transfer. Here are two examples of this.

#### Example 1. To process data of CSI with two tasks (tasks 1 and 2)

Task 1: Software transfer from CSI by interrupt servicing of CPU

Task 2: DMA transfer from CSI

If DMA transfer of task 2 is set after data has been received to CSI and the data of CSI has been received by task 1 (software transfer), the DMA transfer request by task 1 is retained. Consequently, DMA transfer is executed, even if data has not been received to CSI, as soon as DMA transfer of task 2 has been set.

If starting DMA transfer from the DMARQ pin is set first and then the setting is changed to starting DMA transfer from the internal peripheral hardware, and if an interrupt occurs even once from the internal peripheral hardware, DMA transfer is started as soon as the setting has been changed to starting it from the internal peripheral hardware.

**Example 2.** To execute DMA transfer by INTCM4 for a certain period while a timer (CM4) operates Because the transfer request by the timer interrupt is retained by the interrupt request register (IRR), DMA transfer is started as soon as DMA transfer has been enabled.



#### Figure 8-13. Example of Transfer on Request from Internal Peripheral Hardware

#### 8.8 DMA Transfer End Interrupt

When DMA transfer is completed and the TCn bit of the DC register is set to 1, a DMA transfer end interrupt request is issued to the Interrupt controller (refer to **Table 4-2. Interrupt List (Maskable Interrupts)**).

#### 8.8.1 TCn bit reference and DMA transfer end interrupt

The DMAC of the V832 generates a DMA transfer end interrupt (INTDMA) and sets the bit of the channel corresponding to the TCn bit of the DMA control register (DC) to 1 when DMA transfer is completed. In a system where two or more DMA channels are used, the timing to read the TCn bit in the INTDMA handler and the timing to clear the interrupt latch of INTDMA must be carefully determined (n = 0 to 3).

For example, when DMA transfer is executed by using two channels (channels 0 and 1), process the interrupt handler of INTDMA in the following sequence:

- <1> Clear the interrupt latch of the DMA transfer end interrupt (INTDMA).
- <2> Read the TCn bit of the DMA control register (DC).
- <3> Process transfer completion of all the DMA channels corresponding to the bit for which TCn is set.

#### Figure 8-14. Transfer End Processing of Channels 0 and 1



#### To process transfer completion by INTDMA during period (1)

Because the TCn bit of only channel 0 is set, the transfer completion processing of only channel 0 is performed. INTDMA occurs again in the timing when DMA transfer of channel 1 has been completed (b), and transfer completion processing of channel 1 is performed.

#### To process DMA transfer completion for the first time during period (2)

If the TCn bit is read during the period of <2>, transfer completion of both channels 0 and 1 is processed by the handler of INTDMA because both channels 0 and 1 are set.

To process DMA transfer completion during period of (2), interrupts (a) and (b) occur. Because the interrupt request of interrupt (b) is already active in the timing of (a), the interrupt request is overwritten in the timing of (b), and the CPU cannot identify interrupt (b).

Caution Read the TCn bit of the DC register after clearing the interrupt latch of INTDMA. If this sequence is reversed, and if transfer by channel 1 has been completed immediately after the DC register has been read, the interrupt of channel 1 does not occur and completion processing of channel 1 cannot be performed because the interrupt latch of INTDMA is cleared.

#### 8.9 DMA Transfer End Output

The  $\overline{\text{TC}}$  signals become active for the duration of one clock at the clock next to the one at which the  $\overline{\text{BCYST}}$  signal is asserted active in the write cycle in which DMA transfer is completed (the  $\overline{\text{TC}}$  signal is output at the second clock of the write cycle when the internal peripheral I/O is written). Figure 8-15 shows the output timing of the  $\overline{\text{TC}}$  signal when transfer is executed from an SRAM area to another SRAM area.

The  $\overline{\text{TC}}$  signal is output by ORing the DMA transfer end outputs of channels 0 through 3. The DMA transfer end outputs of channels 0 through 3 can be created by ANDing the DMAAK0 through DMAAK3 signals with an external circuit.

The function of the pin multiplexed with the TC/STOPAK pin is selected by using the DC register. Because the  $\overline{TC}$  pin is selected as default assumption.



Figure 8-15. DMA Transfer End Output Timing

**2.** The arrows indicate the sampling timing.

**Remarks 1.** The dotted lines indicate the high-impedance state

#### 8.10 Abort

## 8.10.1 Aborting by NMI signal

DMA transfer under execution can be forcibly stopped by inputting the  $\overline{\text{NMI}}$  signal (in this case, the transfer is aborted after the write cycle has been completed). At this time, the DMAC clears the MEN bit of the DC register to disable DMA transfer. If the MEN bit is set to 1 again, the DMA transfer can be resumed from where it has been aborted.

If the  $\overline{\text{NMI}}$  signal is input while the non-maskable interrupt is serviced, the CPU core keeps this interrupt pending. However, a request to abort DMA transfer is not kept pending. Therefore, even if the  $\overline{\text{NMI}}$  signal is input while the MEN bit is 0, the request to abort DMA transfer is ignored.

The MEN bit is not cleared to 0 even if the  $\overline{\text{NMI}}$  signal is input in the STOP mode (while the bus clock is stopped). Even if the bus clock output is released, the MEN bit is cleared to 0 if the  $\overline{\text{NMI}}$  signal is active.

#### 8.10.2 Temporary stop by HLDRQ signal or refresh

DMA transfer can be temporarily stopped (after the write cycle has been completed) by inputting the HLDRQ signal or issuing an SDRAM refresh request (refer to **5.9 Bus Arbitration**). If the DMA request is active when a bus master having a priority higher than the DMA has released the bus, the DMA transfer is resumed. The DMAAK signal is deasserted inactive while the DMA transfer is temporarily stopped.

## 8.11 Bus Sizing during DMA Transfer

The V832 has a bus sizing function that selects a bus width from 32 bits or 16 bits. To access 32-bit data via the 16-bit data bus, the data is accessed two times. These two accesses are made in the burst cycle.

Figure 8-16 shows an example of 32-bit (word) demand transfer where the data at the transfer source is 16 bits long (I/O) and the transfer destination data bus width is 32 bits (SDRAM).





Remark The dotted lines indicate the high-impedance state.

Figure 8-17 shows an example of 32-bit (word) demand transfer where the data at the transfer source is 16 bits long (I/O) and the data bus width at the transfer destination is 16 bits (SDRAM).

If the SDRAM write cycle is used as burst cycle as a result of bus sizing, the output timing of the  $\overline{TC}$  signal is the Twr2 state. In a cycle other than the SDRAM write cycle, the  $\overline{TC}$  signal is output in the first write cycle.



Figure 8-17. 16-to-16-Bit Data Bus Width (32-bit transfer bus sizing)

**Remark** The dotted lines indicate the high-impedance state.

\*

# CHAPTER 9 SERIAL INTERFACE FUNCTION

The V832 has two transmit/receive channels to provide serial interface functions. As the interfacing modes, the following two types are available with each type provided by one channel.

- Asynchronous serial interface: UART (Universal Asynchronous Receiver/Transmitter)
- Clocked serial interface : CSI (Clocked Serial Interface)

One channel of BRG (baud rate generator) is provided and can be used exclusively with UART and CSI.

# 9.1 Asynchronous Serial Interface (UART)

## 9.1.1 General

The UART of the V832 has the following features:

- Transmit buffer register is not provided.
- A dedicated baud rate generator is provided so that any baud rate can be set.

#### (1) Deletion of transmit buffer

The conventional UART has a transmit buffer and a receive buffer at both the transmit and receive sides. The V832 omits the transmit buffer for the purpose of mitigating the hardware, and starts transmission processing by transferring data to the transmit shift register. Therefore, the transmit enable control function for the transmit buffer and transmission processing control function by the CTS (serial transmission control) pin are also omitted, and these controls should be implemented by software controlling interrupts.

A receive buffer is provided as in the conventional processor.

# (2) On-chip dedicated baud rate generator

The V832 has one channel of dedicated baud rate generator that generates serial clocks and can set an accurate serial transfer rate.

# 9.1.2 Features

- Full duplex communication. Receive buffer (RXB) is provided (transmit buffer (TXB) is not provided).
- Two-pin configuration (The UART of the V832 does not have the SCLK and CTS pins.)
  - TXD: Transmit data output pin
  - RXD: Receive data input pin
- Transfer rate: 300 bps to 153600 bps (bus clock: 47.6 MHz, with BRG)

150 bps to 76800 bps (bus clock: 35.7 MHz, with BRG)

• Baud rate generator

Serial clock source can be selected from band rate generator output or bus clock ( $\phi$ )

- Receive error detection function
  - Parity error
  - Framing error
  - Overrun error
- Three interrupt sources
- Receive error interrupt (INTSER)

The interrupt is generated by ORing three types of receive errors (for the details of the errors, refer to **9.1.4** (3) Asynchronous serial interface status register (ASIS0)).

• Receive end interrupt (INTSR)

The receive end interrupt request is generated after completion of receive data transfer from the shift register to the receive buffer in the reception enabled status.

• Transmit end interrupt (INTST)

The transmit end interrupt is generated after completion of serial transfer of transmit data (9, 8, or 7 bits) from the shift register. The character length of the transmit/receive data is specified by the ASIM00 and ASIM01 registers.

- Character length : 7 or 8 bits
  - : 9 bits (with extension bit appended)
- Parity function : Odd, even, 0, or none
- Transmit stop bit : 1 or 2 bits

# 9.1.3 Configuration



Figure 9-1. Block Diagram of UART

# 9.1.4 Mode registers and control registers

# (1) Asynchronous serial interface mode register 00 (ASIM00)

This register specifies the transfer mode of the UART. It can be read or written in 8-bit units.

Caution If the value of ASIM00 is changed during transmission or reception by the UART, the operation is not guaranteed.

# Figure 9-2. Asynchronous Serial Interface Mode Register 00 (ASIM00) (1/2)

Address: C0000090H



| Bit  | Bit Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 6    | RXE0       | Receive Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|      |            | Enables or disables reception.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|      |            | 0: Disables reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|      |            | 1: Enables reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
|      |            | The receive shift register does not detect the start bit when reception is disabled. The shift<br>in processing and transfer to the receive buffer are not performed, and the contents of the<br>receive buffer are retained. While reception is enabled, the receive shift operation is started<br>in synchronization with detection of the start bit. When reception of one frame has been<br>completed, the contents of the receive shift register are transferred to the receive buffer. In<br>addition, the receive end interrupt (INTSR0) is generated in synchronization with transfer to<br>the receive buffer. |  |  |  |  |  |  |
| 5, 4 | PS01, PS00 | Parity Select                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|      |            | Specifies a parity bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|      |            | PS01 PS00 Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|      |            | 0 0 No parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|      |            | 0 1 Specifies 0 parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|      |            | Transmission side $\rightarrow$ Transmits data with 0 parity bit<br>Reception side $\rightarrow$ Does not generate parity error on reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
|      |            | 1 0 Specifies odd parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|      |            | 1 1 Specifies even parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 3    | CL0        | Character Length<br>Specifies the character length of one frame.<br>0: 7 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|      |            | 1: 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 2    | SL0        | Stop Bit Length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
|      |            | Specifies the stop bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|      |            | 0: 1 bit<br>1: 2 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |

# Figure 9-2. Asynchronous Serial Interface Mode Register 00 (ASIM00) (2/2)

Address: C0000090H 6 5 4 2 0 7 3 1 RXE0 PS01 PS00 ASIM00 CL0 SL0 0 1 SCLSO Initial value: 1 0 0 0 0 0 0 0 R/W: R R/W R/W R/W R/W R/W R R/W

| Bit | Bit Name | Description                                                                                                                                                                                                                      |  |  |  |  |  |  |
|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 0   | SCLS0    | Serial Clock Source                                                                                                                                                                                                              |  |  |  |  |  |  |
|     |          | Specifies a serial clock.                                                                                                                                                                                                        |  |  |  |  |  |  |
|     |          | 0: Baud rate generator output<br>1: $\phi$ (bus clock)                                                                                                                                                                           |  |  |  |  |  |  |
|     |          | The serial clock is generated by dividing the serial clock source specified by the SCLS0 bit of the ASIM00 register by two. The clock resulting from dividing the serial clock by 16 is used as the baud rate clock of the UART. |  |  |  |  |  |  |
|     |          | When SCLS0 = 1                                                                                                                                                                                                                   |  |  |  |  |  |  |
|     |          | $\phi$ (bus clock) is selected as the serial clock source. The baud rate can be calculated by the following expression because a sampling rate of $\times$ 16 is used.                                                           |  |  |  |  |  |  |
|     |          | Baud rate = $\phi/2/16$ (bps)                                                                                                                                                                                                    |  |  |  |  |  |  |
|     |          | The value of the baud rate when a representative clock is used based on the above expression is shown below.                                                                                                                     |  |  |  |  |  |  |
|     |          | φ 47.6 MHz 35.7 MHz 33 MHz 25 MHz 20 MHz 16 MHz                                                                                                                                                                                  |  |  |  |  |  |  |
|     |          | Baud rate (bps) 1488 k 1116 k 1031 K 781 K 625 K 500 K                                                                                                                                                                           |  |  |  |  |  |  |
|     |          | <ul> <li>When SCLS0 = 0         The baud rate generator output is selected as the serial clock source. For details of the baud rate generator, refer to 9.3 Baud Rate Generator.     </li> </ul>                                 |  |  |  |  |  |  |

#### (2) Asynchronous serial interface mode register 01 (ASIM01)

This register specifies the transfer mode of the UART. It can be read or written in 8-bit units.

#### Figure 9-3. Asynchronous Serial Interface Mode Register 01 (ASIM01)

Address: C0000092H 7 6 5 4 3 2 0 1 ASIM01 0 0 0 0 0 0 0 ESB0 Initial value: 0 0 0 0 0 0 0 0 R/W: R R R R R R R R/W Bit Bit Name Description ESB0 0 Extended Bit Select Specifies operation without parity (PS01, PS00 = 00). 0: Disables extended bit operation 1: Enables extended bit operation When the extended bit is specified, 1 data bit is appended to the high-order nibble of the 8bit transmit/receive data, extending the number of bits to 9 bits. This function is valid only when the operation without parity is specified by the ASIM00

is invalid, and the extended bit cannot be appended.

register. When 0 parity, or odd or even parity is specified, the specification by the ESB0 bit

#### (3) Asynchronous serial interface status register (ASIS0)

This register consists of 3-bit error flags indicating an error status on completion of reception of the UART, and transmit status flags. It can be only read in 8-bit units.

If a receive error occurs, read this register, and then read the receive buffer RXB0 or RXB0L, and clear the error flag to 0.

The status flag indicating a receive error always indicates the latest error. If the same error has occurred several times before the receive data is read, only the status of the error that occurred last is retained.

#### Figure 9-4. Asynchronous Serial Interface Status Register (ASIS0)

Address: C0000094H



| Bit | Bit Name | Description                                                                                                                                                                                                                                                |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SOT0     | Status Of Transmission                                                                                                                                                                                                                                     |
|     |          | Status flag indicating the transmission operation status.                                                                                                                                                                                                  |
|     |          | 1: Transmit start timing                                                                                                                                                                                                                                   |
|     |          | 0: Transmit end timing                                                                                                                                                                                                                                     |
| 2   | PE0      | Parity Error                                                                                                                                                                                                                                               |
|     |          | Status flag indicating parity error.                                                                                                                                                                                                                       |
|     |          | 1: Transmit parity and receive parity do not coincide.                                                                                                                                                                                                     |
|     |          | 0: Data is read from receive buffer.                                                                                                                                                                                                                       |
| 1   | FE0      | Framing Error                                                                                                                                                                                                                                              |
|     |          | Status flag indicating framing error.                                                                                                                                                                                                                      |
|     |          | 1: Stop bit is not detected.                                                                                                                                                                                                                               |
|     |          | 0: Data is read from receive buffer.                                                                                                                                                                                                                       |
| 0   | OVE0     | Overrun Error                                                                                                                                                                                                                                              |
|     |          | Status flag indicating overrun error.                                                                                                                                                                                                                      |
|     |          | <ol> <li>UART completes next reception before it receives data from receive buffer.</li> <li>Receive data is read from receive buffer.</li> </ol>                                                                                                          |
|     |          | Because the contents of the receive shift register are transferred to the receive buffer each time one frame has been received, the next data is written over the receive buffer and the previous receive data is not retained if an overrun error occurs. |

# (4) Receive buffer (RXB0, RXB0L)

Address: C0000098H

RXB0 is a 9-bit buffer register and its high-order bits contain 0 when a 7- or 8-bit character is received. To access this register in half word units (16 bits), specify RXB0. To access it in byte units, specify RXB0L. The receive buffer register can be only read.

While reception is enabled, the receive data is transferred from the receive shift register to the receive buffer in synchronization with the end of shift in processing of one frame. When the data has been transferred to the receive buffer, the reception end interrupt request (INTSR) is generated.

While reception is disabled, the data is not transferred to the receive buffer even after the shift in processing of one frame has been completed, and the contents of the receive buffer are retained. Nor is the reception end interrupt request (INTSR) generated.

RXEB0 is an extended bit. The extended bit is stored to the RXEB0 bit when the extended bit operation is enabled by the ASIM01 register. When the extended bit operation is disabled, 0 is stored to this bit.

Figure 9-5. Receive Buffer (RXB0, RXB0L)



| Bit   | Bit Name    | Description                                           |
|-------|-------------|-------------------------------------------------------|
| 8     | RXEB0       | Receive Extended Buffer                               |
|       |             | Extended bit used when 9-bit character is received.   |
|       |             | This bit is 0 when 7- or 8-bit character is received. |
| 7 - 0 | RXB0n       | Receive Buffer                                        |
|       | (n = 7 - 0) | Stores receive data.                                  |
|       |             | RXB07 is 0 when 7-bit character is received.          |

## (5) Transmit shift register (TXS0, TXS0L)

TXS0 is a 9-bit shift register for transmit processing. By writing data to this register, the transmit operation is started.

Because the UART of the V832 does not have a transmit buffer, an interrupt request is not generated on completion of transmission (completion of transfer to the buffer), but a transmit end interrupt request (INTST) occurs in synchronization with completion of one frame, including the data of TXS0.

To access this register in half word units (16 bits), specify TXS0. To access it in byte units, specify TXS0L.

TXED0 is an extended bit. The extended bit is stored to the TXED0 bit when the extended bit operation is enabled by the ASIM01 register. When the extended bit operation is disabled, 0 is stored to this bit.





| Bit   | Bit Name    | Description                                      |
|-------|-------------|--------------------------------------------------|
| 8     | TXED0       | Transmit Extended Data                           |
|       |             | Extended bit when 9-bit character is transmitted |
| 7 - 0 | TXS0n       | Transmit Shifter                                 |
|       | (n = 7 - 0) | Writes transmit data                             |

## ★ 9.1.5 Pin functions

# (1) TXD

Transmit data output pin.

This pin outputs a high level when no data is transmitted.

# (2) RXD

Receive data input pin.

Caution The UART pins are multiplexed with I/O port pins. Because these pins are set in the I/O port mode in the default status, it is necessary to set the PC4 and PC3 bits of the port control mode register (PC) to 1 (UART) (refer to 11.2.2 (3) Port control mode register (PC)). Before setting the UART, set the PC. If the PC is cleared to 0 (I/O port), RXD input to the UART is masked to the low level, which may cause an operation to be executed.

## 9.1.6 Interrupt requests

The UART generates the following three types of interrupt requests.

## (1) Receive error interrupt (INTSER)

A receive error interrupt request is generated by ORing the three types of receive errors while reception is enabled (refer to **Figure 9-4 Asynchronous Serial Interface Status Register (ASIS0)**). The receive error interrupt does not occur while reception is disabled.

#### (2) Receive end interrupt (INTSR)

The receive end interrupt is generated when data is shifted in the receive shift register and transferred to the receive buffer while reception is enabled. The receive end interrupt request also is generated if a receive error occurs.

The receive error interrupt does not occur while reception is disabled.

#### (3) Transmit end interrupt (INTST)

The UART of the V832 generates the transmit end interrupt request if transmit data of one frame including a 7-, 8-, or 9-bit character is shifted out from the transmit shift register because it does not have a transmit buffer. The transmit end interrupt request is output when transmission of the last bit of the transmit data is started.

DMA transfer can be executed by using the transmit end interrupt and receive end interrupt (refer to **CHAPTER 8 DMA FUNCTION**).

#### 9.1.7 Basic operation

#### (1) Transmission

#### (a) Transmission enabled status

The UART is always in the transmission enabled status. Because the UART of the V832 does not have a CTS (serial transmission control) input pin, use a general-purpose input port to check whether the other party is in the receive enabled status.

#### (b) Starting transmit operation

The transmit operation is started when data is written to the transmit shift register (TXS0, TXS0L).

#### (c) Format of transmit data

Figure 9-7 shows the format of the transmit data. One frame of the data consists of a start bit, character bits, a parity bit, and stop bits.





ST : Start bit (1 bit)

D0 - D7: Character bit (7 or 8 bits)

P : Parity, extended bit (odd parity, even parity, 0 parity, no parity, or extended bit)

STP : Stop bit (1 or 2 bits)

#### (d) Transmit interrupt request

The transmit end interrupt request is generated when one frame of data has been transmitted.

Caution The empty status of TXS0 does not cause the transmit end interrupt. The transmit end interrupt is caused to be generated by completion of transmission of one frame. Therefore, the transmit end interrupt does not occur even if TXS0 is empty after reset.

## (2) Reception

#### (a) Reception enabled status

The receive operation is enabled when the RXE0 bit of the ASIM00 register is set to 1.

- RXE0 = 1 (reception enabled status)
- RXE0 = 0 (reception disabled status)

In the reception disabled status, the reception hardware stands by in the initial status. At this time, the receive end interrupt or receive error interrupt does not occur, and the contents of the receive buffer are retained.

#### (b) Starting receive operation

The receive operation is started when the start bit is detected.

The RXD pin is sampled by the bus clock from the baud rate generator or serial clock. The RXD pin is sampled again eight serial clocks after the falling edge of the RXD pin has been detected. If the RXD pin is low, it is recognized as the start bit. Then the receive processing operation is started and the RXD pin input is sampled in units of 16 serial clocks.

If a high level of the RXD pin is detected eight serial clocks after the falling edge of the RXD pin has been detected, this falling edge is not recognized as the start bit. The serial clock counter for sample timing generation is initialized and stopped, and waits for input of the next falling edge.

#### (c) Receive end interrupt request

When one frame of data has been received while reception is enabled (RXE0 = 1), the receive data in the shift register is transferred to RXB0, and the receive end interrupt request is generated. The receive end interrupt request is not generated while reception is disabled (RXE0 = 0).

#### (d) Receive error flag

The three error flags (0 through 2 bits of ASIS0 register), parity error, framing error, and overrun error flags, are affected in synchronization with the receive operation. The receive error interrupt is generated as a result of ORing these three error flags.

# 9.2 Clocked Serial Interface (CSI)

## 9.2.1 Features

- High-speed transfer: 11.9 Mbps MAX. (bus clock: 47.6 MHz)
- Half duplex communication for transmission/reception (buffer is not provided)
- Character length: 8 bits
- External or internal clock selectable

## 9.2.2 Configuration

Figure 9-8. Block Diagram of CSI



 $\begin{array}{l} \text{mark} \quad \phi = \text{bus clock} \quad 1.98 \text{ MHz to } 47.6 \text{ MHz} (\text{input clock} \times 6 \text{ at } 23.8 \text{ MHz}) \\ 1.12 \text{ MHz to } 35.7 \text{ MHz} (\text{input clock} \times 8 \text{ at } 17.85 \text{ MHz}) \end{array}$ 

## 9.2.3 Mode registers and control registers

## (1) Clocked serial interface mode register 0 (CSIM0)

This register specifies the basic operation mode of the CSI. It can be read or written in 8-bit units (however, CSOT0 (bit 5) can be only read).

## Figure 9-9. Clocked Serial Interface Mode Register 0 (CSIM0) (1/2)

Address: C00000A0H



| Bit | Bit Name | Description                                                                                                                        |
|-----|----------|------------------------------------------------------------------------------------------------------------------------------------|
| 7   | CTXE0    | CSI Transmit Enable                                                                                                                |
|     |          | Enables or disables transmission.                                                                                                  |
|     |          | <ul><li>0: Disables transmission.</li><li>1: Enables transmission.</li></ul>                                                       |
|     |          | The output buffer of the SO pin goes into a high-impedance state when CTXE0 = 0.                                                   |
| 6   | CRXE0    | CSI Receive Enable                                                                                                                 |
|     |          | Enables or disables reception.                                                                                                     |
|     |          | <ul><li>0: Disables reception.</li><li>1: Enables reception.</li></ul>                                                             |
|     |          | If the serial clock is input when transmission is enabled (CTXE0 = 1) and reception is disabled, 0 is input to the shift register. |
| 5   | CSOT0    | CSI Status Of Transmission                                                                                                         |
|     |          | Indicates that transmission is in progress.                                                                                        |
|     |          | <ul><li>0: End of transmission (write to SIO0 register)</li><li>1: Transmission in progress (INTCSI occurs)</li></ul>              |
|     |          | While transmission is in progress (CSOT0 = 1), the next transmit or receive operation is not started.                              |
| 4   | MOD0     | Mode                                                                                                                               |
|     |          | Specifies the first bit.                                                                                                           |
|     |          | 0: MSB first                                                                                                                       |
|     |          | 1: LSB first                                                                                                                       |

# Figure 9-9. Clocked Serial Interface Mode Register 0 (CSIM0) (2/2)

| Address: C00000A0H |       |       |       |      |   |       |       |       |
|--------------------|-------|-------|-------|------|---|-------|-------|-------|
|                    | 7     | 6     | 5     | 4    | 3 | 2     | 1     | 0     |
| CSIM0              | CTXE0 | CRXE0 | CSOT0 | MOD0 | 0 | CLS02 | CLS01 | CLS00 |
|                    |       | -     |       |      |   |       |       |       |
| Initial value:     | 0     | 0     | 0     | 0    | 0 | 0     | 0     | 0     |
| R/W:               | R/W   | R/W   | R     | R/W  | R | R/W   | R/W   | R/W   |

| Bit   | Bit Name         | Description                                                                                                                                                                                                                                                                                           |                                           |   |                |                                               |        |  |
|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---|----------------|-----------------------------------------------|--------|--|
| 2 - 0 | CLS02 -<br>CLS00 |                                                                                                                                                                                                                                                                                                       | Clock Source<br>Specifies a serial clock. |   |                |                                               |        |  |
|       |                  | CLS02                                                                                                                                                                                                                                                                                                 | SCLK pin                                  |   |                |                                               |        |  |
|       |                  | 0                                                                                                                                                                                                                                                                                                     | 0                                         | 0 | External clock |                                               | Input  |  |
|       |                  | 0                                                                                                                                                                                                                                                                                                     | 0                                         | 1 | Internal clock | Specified by BPRM0 register <sup>Note 1</sup> | Output |  |
|       |                  | 0                                                                                                                                                                                                                                                                                                     | 1                                         | 0 |                | Reserved (setting prohibited)                 | —      |  |
|       |                  | 0                                                                                                                                                                                                                                                                                                     | 1                                         | 1 |                | $\phi/4^{\text{Note 2}}$                      | Output |  |
|       |                  | 1                                                                                                                                                                                                                                                                                                     | 0                                         | 0 |                | φ/8 <sup>Note 2</sup>                         | Output |  |
|       |                  | 1                                                                                                                                                                                                                                                                                                     | 0                                         | 1 |                | φ/16 <sup>Note 2</sup>                        | Output |  |
|       |                  | 1                                                                                                                                                                                                                                                                                                     | 1                                         | 0 |                | φ/32 <sup>Note 2</sup>                        | Output |  |
|       |                  | 1                                                                                                                                                                                                                                                                                                     | 1                                         | 1 |                | φ/64 <sup>Note 2</sup>                        | Output |  |
|       |                  | <b>Notes1.</b> For the setting of the BPRM0 register, refer to <b>9.3 Baud Rate Generator.</b><br><b>2.</b> $\phi/4$ , $\phi/8$ , $\phi/16$ , $\phi/32$ , and $\phi/64$ are divided signals.<br>$\phi = $ bus clock (1.98 MHz to 47.6 MHz: input clock × 6;<br>1.12 MHz to 35.7 MHz: input clock × 8) |                                           |   |                |                                               |        |  |

## (2) Serial I/O shift register 0 (SIO0)

This register converts parallel data into serial data, or vice versa. It performs shift operation when CTXE0 = 1 or CRXE0 = 1. This register can be read or written in 8-bit units.

## Figure 9-10. Serial I/O Shift Register 0 (SIO0)

|     | Addre    | ess: C00000A2H |       |       |       |       |           |       |       |       |
|-----|----------|----------------|-------|-------|-------|-------|-----------|-------|-------|-------|
|     |          |                | 7     | 6     | 5     | 4     | 3         | 2     | 1     | 0     |
|     |          | SIO0           | SIO07 | SIO06 | SIO05 | SIO04 | SIO03     | SIO02 | SIO01 | SIO00 |
|     |          | Initial value: | _     | -     | -     | -     | _         | -     | -     | -     |
|     |          | R/W:           | R/W   | R/W   | R/W   | R/W   | R/W       | R/W   | R/W   | R/W   |
| Bit | Bit Name |                |       |       |       | De    | escriptio | on    |       |       |
|     |          | Carial I/O     |       |       |       |       |           |       |       |       |

| 7 - 0 SIO07 - SIO00 Serial I/O                                                  |       |               |                                                                                 |
|---------------------------------------------------------------------------------|-------|---------------|---------------------------------------------------------------------------------|
| Data is shifted in (reastived) or shifted out (transmitted) from the MCD or LCD | 7 - 0 | SIO07 - SIO00 | Serial I/O                                                                      |
| Data is shined in (received) of shined out (transmitted) from the MSB of LSB.   |       |               | Data is shifted in (received) or shifted out (transmitted) from the MSB or LSB. |

# 9.2.4 Pin function

The clocked serial interface (CSI) uses the following pins. These pins are multiplexed with an I/O port. Because the I/O port is selected in the initial status, set the PC2 through PC0 bits of the port control mode register (PC) to use the CSI (refer to **11.2.2 (3) Port control mode register (PC)**).

- SO : Serial data output pin
- SI : Serial data input pin
- SCLK: Serial clock I/O pin (Select the mode of this pin by using the CSIM0 register.)

#### 9.2.5 Basic operation

#### (1) Transfer format

The V832 performs interfacing by using one clock line and two data lines.

Serial transfer is started when an instruction that writes transfer data to the SIO0 register is executed. During transmission, the data is output from the SO pin in synchronization with the falling of the  $\overline{SCLK}$  signal. During reception, the input data of the SI pin is latched in synchronization with the rising of the  $\overline{SCLK}$  pin. The  $\overline{SCLK}$  signal is stopped when the serial clock counter overflows (at the rising of the eighth count of the  $\overline{SCLK}$  signal), and an interrupt request signal (INTCSI) is generated.



Figure 9-11. CSI Transfer Timing

#### (2) Enabling transmission/reception

Because the CSI of the V832 has only one 8-bit shift register and does not have a buffer, transmission and reception are performed simultaneously.

#### (a) Transmission/reception enabling condition

Transmission is enabled when CTXE0 = 1. Reception is enabled when CRXE0 = 1. Transmission and reception are enabled when CTXE0 = CRXE0 = 1.

#### (i) Disabling SIO output by CTXE0

The serial output goes into a high-impedance state when CTXE0 = 1. The data of the shift register is output when CTXE0 = 1.

#### (ii) Disabling SIO input by CRXE0

The shift register input is 0 when CRXE0 = 0. Serial data is input to the shift register when CRXE0 = 1.

#### (iii) To check transmit data

When the interface is used as a two-wire interface using the SI and SO signals, the interface receives transmit data by itself, and sets CTXE0 and CRXE0 to 1 to check that a bus conflict does not occur.

#### (b) Starting transmission/reception

Transmission or reception is started by reading/writing the shift register. When the transmit enable bit (CTXE0) and receive enable bit (CRXE0) are set as follows, starting transmission or reception is controlled.

| CTXE0 | CRXE0 | Start Condition       |
|-------|-------|-----------------------|
| 0     | 0     | Does not start        |
| 0     | 1     | Reads shift register  |
| 1     | 0     | Writes shift register |
| 1     | 1     | Writes shift register |
| 0     | 0 →1  | Rewrites CRXE0 bit    |

| Table 9 | 9-1. | Start | Condition |
|---------|------|-------|-----------|
| 1 4010  |      | ••••• | •••••••   |

Transfer is not started even if CRXE0 is set to 1 after the shift register has been written when CTXE0 is 0. When the CRXE0 bit is set from 0 to 1 when CTXE0 is 0, the serial clock is generated and reception is started.

The transmit or receive operation is not started when the CSOT0 bit of the CSIM0 register is 1 (transfer is in progress).

Caution When an external clock is used as the serial clock, and if the serial clock input from an external source is stopped before transfer or reception of data has been completed, the CSI of the V832 assumes the next serial clock to be the continuation of the aborted data (serial clock counter is not cleared).

To stop and redo transfer or reception of such data, initialize the CSI in the following sequence:

- Clear the CTXE and CRXE bits (temporarily stop transfer/reception).
- Set the CTXE and CRXE bits (enable transfer/reception again).
- To only transfer or receive data, clear and set the corresponding disable/enable bit.

## 9.3 Baud Rate Generator

## 9.3.1 Configuration and function

The serial interface can use the serial clock output by the baud rate generator or the divided value of  $\phi$  (bus clock) as a baud rate.

The serial clock source is specified by the following registers.

- In the case of UART: Specified by the SCLS0 bit of the ASIM00 register (refer to Figure 9-2).
- In the case of CSI : Specified by the CLS02 through CLS00 bits of the CSIM0 register (refer to Figure 9-9).

When the baud rate generator output is specified, the baud rate generator (BRG) is selected as the clock source. The baud rate generator is shared by the UART and CSI.



# Figure 9-12. Block Configuration of Baud Rate Generator (BRG)

The baud rate generator consists of an 8-bit timer (TMBRG0) that generates a shift clock for transmission/reception, a compare register (BRG0), mode register (BPRM0), and prescaler.

#### (1) Input clock

The bus clock ( $\phi$ ) is input to the BRG.

#### (2) Setting of BRG

#### (a) UART

When the baud rate generator is used with the UART, the actual baud rate is calculated by the following expression because a sampling rate of  $\times$  16 is used.

Baud rate = 
$$\frac{\phi}{2 \times m \times 2^n \times 16 \times 2}$$
 [bps]

where,

 $\phi$  = Bus clock frequency [Hz]

m = Set value of BRG0 register ( $1 \le m \le 256^{Note}$ )

n = Set value of prescaler (BPR00 through BPR02 of BPRM0 register) (n = 0, 1, 2, 3, or 4)

Note The value of m = 256 is set by writing 0 to the BRG0 register.

#### (b) CSI

When the baud rate generator is used with the CSI, the actual baud rate is calculated by the following expression.

Baud rate = 
$$\frac{\phi}{2 \times m \times 2^n \times 2}$$
 [bps]

where,

 $\phi$  = Bus clock frequency [Hz]

m = Set value of BRG0 register ( $1 \le m \le 256^{Note}$ )

n = Set value of prescaler (BPR00 through BPR02 of BPRM0 register) (n = 0, 1, 2, 3, or 4)

Note The value of m = 256 is set by writing 0 to the BRG0 register.

Table 9-2 shows the set values of the baud rate generator when the representative clocks are used.

| Baud Ra | Baud Rate [bps] $\phi = 25 \text{ MHz}$ |     |             |               |     | φ = 20 MHz  |       |     | φ = 16 MHz |               |  |  |
|---------|-----------------------------------------|-----|-------------|---------------|-----|-------------|-------|-----|------------|---------------|--|--|
| UART    | CSI                                     | BPR | BRG0        | Error         | BPR | BRG0        | Error | BPR | BRG0       | Error         |  |  |
| 110     | 1760                                    | 4   | 222         | 0.02%         | 4   | 178         | 0.25% | 4   | 142        | 0.03%         |  |  |
| 150     | 2400                                    | 4   | 163         | 0.15%         | 4   | 130         | 0.16% | 3   | 208        | 0.16%         |  |  |
| 300     | 4800                                    | 3   | 163         | 0.15%         | 3   | 130         | 0.16% | 2   | 208        | 0.16%         |  |  |
| 600     | 9600                                    | 2   | 163         | 0.15%         | 2   | 130         | 0.16% | 1   | 208        | 0.16%         |  |  |
| 1200    | 19200                                   | 1   | 163         | 0.15%         | 1   | 130         | 0.16% | 0   | 208        | 0.16%         |  |  |
| 2400    | 38400                                   | 0   | 163         | 0.15%         | 0   | 130         | 0.16% | 0   | 104        | 0.16%         |  |  |
| 4800    | 76800                                   | 0   | 81          | 0.47%         | 0   | 65          | 0.16% | 0   | 52         | 0.16%         |  |  |
| 9600    | 153600                                  | 0   | 41          | 0.76%         | 0   | 33          | 1.36% | 0   | 26         | 0.16%         |  |  |
| 10400   | 166400                                  | 0   | 38          | 1.16%         | 0   | 30          | 0.16% | 0   | 24         | 0.16%         |  |  |
| 19200   | 307200                                  | 0   | 20          | 1.73%         | 0   | 16          | 1.73% | 0   | 13         | 0.16%         |  |  |
| 38400   | 614400                                  | 0   | 10          | 1.73%         | 0   | 8           | 1.73% | 0   | 7          | Note<br>6.99% |  |  |
| 76800   | 1228800                                 | 0   | 5           | 1.73%         | 0   | 4           | 1.73% | _   | _          | -             |  |  |
| 153600  | 2457600                                 | 0   | 2           | 27.2%         | 0   | 2           | 1.73% | -   | -          | -             |  |  |
|         |                                         |     |             |               |     |             |       |     |            |               |  |  |
| Baud Ra | ate [bps]                               | Ģ   | ø = 47.6 MH | z             | Ģ   | ø = 35.7 MH | z     |     | φ = 33 MHz |               |  |  |
| UART    | CSI                                     | BPR | BRG0        | Error         | BPR | BRG0        | Error | BPR | BRG0       | Error         |  |  |
| 110     | 1760                                    | -   | -           | -             | -   | -           | -     | -   | -          | -             |  |  |
| 150     | 2400                                    | _   | -           | -             | 4   | 232         | 0.18% | 4   | 215        | 0.07%         |  |  |
| 300     | 4800                                    | 4   | 155         | 0.03%         | 3   | 232         | 0.18% | 3   | 215        | 0.07%         |  |  |
| 600     | 9600                                    | 3   | 155         | 0.03%         | 2   | 232         | 0.18% | 2   | 215        | 0.07%         |  |  |
| 1200    | 19200                                   | 2   | 155         | 0.03%         | 1   | 232         | 0.18% | 1   | 215        | 0.07%         |  |  |
| 2400    | 38400                                   | 1   | 155         | 0.03%         | 0   | 232         | 0.18% | 0   | 215        | 0.07%         |  |  |
| 4800    | 76800                                   | 0   | 155         | 0.03%         | 0   | 116         | 0.18% | 0   | 107        | 0.39%         |  |  |
| 9600    | 153600                                  | 0   | 77          | 0.62%         | 0   | 58          | 0.18% | 0   | 54         | 0.54%         |  |  |
| 10400   | 166400                                  | 0   | 72          | 0.67%         | 0   | 54          | 0.67% | 0   | 50         | 0.84%         |  |  |
| 19200   | 307200                                  | 0   | 39          | 0.67%         | 0   | 29          | 0.18% | 0   | 27         | 0.54%         |  |  |
| 38400   | 614400                                  | 0   | 19          | 1.94%         | 0   | 15          | 3.16% | 0   | 13         | 3.29%         |  |  |
| 76800   | 1228800                                 | 0   | 10          | 3.16%         | 0   | 7           | 3.76% | 0   | 7          | 4.09%         |  |  |
| 153600  | 2457600                                 | 0   | 5           | 3.16%<br>Note | 0   | 4           | 9.21% | 0   | 3          | Note<br>11.9% |  |  |
|         |                                         |     |             |               |     |             |       |     |            |               |  |  |

## Table 9-2. BRG Setting Data

**Note** This setting cannot be made because the error rate is too high.

**Remark** BPR = BPR00 through BPR02 bits of BPRM0 register

#### (3) Error rate of baud rate generator

The error rate of the baud rate generator can be calculated by the following expression.

Error [%] = 
$$\left(\frac{\text{Actual baud rate (baud rate including error)}}{\text{Desired baud rate (normal baud rate)}} - 1\right) \times 100$$
  
Example ( $\frac{9520}{100} - 1$ ) × 100 = -0.833 [%]

ample 
$$\left(\frac{5020}{9600} - 1\right) \times 100 = -0.833$$
 [%]  
 $\left(\frac{5000}{4800} - 1\right) \times 100 = +4.167$  [%]

#### (4) Permissible error range of baud rate generator

The permissible range of the baud rate generator depends on the number of bits of one frame.

Basically, the permissible limit is a baud rate error of  $\pm$  5 % and a sampling timing of  $\pm$  4.5 % at 16 bits. The actual permissible limit, however, is a baud rate error of  $\pm$  2.3 %, considering that both the transmission and reception sides include an error.

#### 9.3.2 Baud rate generator compare register (BRG0)

This is an 8-bit compare register that sets the timer/count value of the baud rate generator and can be read/written in 8-bit units.

The internal timer (TMBRG0) is cleared by writing to the BRG0 register. Therefore, this register cannot be rewritten by software during transmission/reception.

Figure 9-13. Baud Rate Generator Compare Register (BRG0)



#### Address: C00000B0H

# 9.3.3 Baud rate generator prescaler mode register (BPRM0)

This register controls the timer/count operation of the dedicated baud rate generator and selects a count clock. It can be read or written in 8-bit units.

Figure 9-14. Baud Rate Generator Prescaler Mode Register (BPRM0)

| Address: C00000B2H |       |   |   |   |   |       |       |       |  |  |
|--------------------|-------|---|---|---|---|-------|-------|-------|--|--|
|                    | 7     | 6 | 5 | 4 | 3 | 2     | 1     | 0     |  |  |
| BPRM0              | BRCE0 | 0 | 0 | 0 | 0 | BPR02 | BPR01 | BPR00 |  |  |
| Initial value:     | 0     | 0 | 0 | 0 | 0 | 0     | 0     | 0     |  |  |
| initial value.     | U     | 0 | 0 | 0 | 0 | 0     | 0     | 0     |  |  |
| R/W:               | R/W   | R | R | R | R | R/W   | R/W   | R/W   |  |  |

| Bit   | Bit Name      |    | Description                                                                               |           |            |                          |  |  |  |  |
|-------|---------------|----|-------------------------------------------------------------------------------------------|-----------|------------|--------------------------|--|--|--|--|
| 7     | BRCE0         | Ba | ud Rate G                                                                                 | Generator | Count En   | able                     |  |  |  |  |
|       |               | Co | ontrols the                                                                               | count ope | eration of | BRG.                     |  |  |  |  |
|       |               |    | <ul><li>0: Clears and stops count operation.</li><li>1: Enables count operation</li></ul> |           |            |                          |  |  |  |  |
| 2 - 0 | BPR02 - BPR00 | Ва | Baud Rate Generator Prescaler                                                             |           |            |                          |  |  |  |  |
|       |               | Sp | Specifies a count clock to be input to TMBRG0.                                            |           |            |                          |  |  |  |  |
|       |               |    | BPR02                                                                                     | BPR01     | BPR00      | Operation                |  |  |  |  |
|       |               |    | 0                                                                                         | 0         | 0          | <i>φ</i> /2 (n = 0)      |  |  |  |  |
|       |               |    | 0                                                                                         | 0         | 1          | <i>φ</i> /4 (n = 1)      |  |  |  |  |
|       |               |    | 0                                                                                         | 1         | 0          | <i>φ</i> /8 (n = 2)      |  |  |  |  |
|       |               |    | 0                                                                                         | 1         | 1          | <i>φ</i> /16 (n = 3)     |  |  |  |  |
|       |               |    | 1 × × $\phi/32 (n = 4)$                                                                   |           |            |                          |  |  |  |  |
|       |               | Re | e <b>mark</b> n                                                                           | : Prescal | er set val | ue, <i>φ</i> : Bus clock |  |  |  |  |

Caution The count clock cannot be changed during transmission/reception.

# CHAPTER 10 TIMER/COUNTER FUNCTION

# 10.1 Features

- Measures pulse interval and frequency and outputs programmable pulse
  - 16-bit measurement
  - Can generate pulses of various shapes (interval pulse, one-shot pulse)
- Timer 1
  - 16-bit timer/event counter
  - Source of count clock : 2 types (selected by dividing system clock, external pulse input)
  - Capture/compare register: ×4
  - Count clear pin : TCLR
  - Interrupt source : 5 types
  - External pulse output : 2 pins
- Timer 4
  - 16-bit interval timer
  - Count clock selected by dividing system clock
  - Compare register: ×1
  - Interrupt source : 1 type

# **10.2 Configuration**

# (1) Timer 1 (16-bit timer/event counter)



Figure 10-1. Block Configuration of Timer 1

1.12 MHz to 35.7 MHz (input clock × 8 at 17.85 MHz)

**2.**  $\phi$ m = intermediate clock

## (2) Timer 4 (16-bit interval timer)





## Note Internal count clock

**Remarks 1.**  $\phi$  = bus clock  $\begin{pmatrix} 1.98 \text{ MHz to } 47.6 \text{ MHz (input clock} \times 6 \text{ at } 23.8 \text{ MHz}) \\ 1.12 \text{ MHz to } 35.7 \text{ MHz (input clock} \times 8 \text{ at } 17.85 \text{ MHz}) \end{pmatrix}$ **2.**  $\phi$ m = intermediate clock

## 10.2.1 Timer 1

#### (1) Timer 1 (TM1)

Timer 1 functions as a 16-bit timer/event counter. It is mainly used to measure cycles and frequencies. It can be also used to output pulses. The TM1 register can be only read in 16-bit units.

#### Figure 10-3. Timer 1 (TM1)



The timer can be started or stopped by the timer control 1 (TMC1) (refer to **Figure 10-8. Timer Control Register 1** (**TMC1**)). The internal/external count clock can be selected by using the TMC1 register.

### (a) External count clock

The TM1 operates as an event counter when an external count clock is selected. The valid edge of the count clock is specified by the timer unit mode register (TUM1) and the value of TM1 is counted up by the TI pin input.

## (b) Internal count clock

When the internal count clock is selected, TM1 operates as a free running timer. TM1 is counted up by the internal clock ( $\phi/2$  to  $\phi/64$ ) specified by the TMC1 register.

When the internal clock is selected,  $\phi$ m (intermediate clock) is selected from  $\phi/2$  or  $\phi/4$  by the prescaler at the preceding stage, and then the final count clock is selected from  $\phi$ m,  $\phi$ m/4, or  $\phi$ m/16 by the prescaler at the following stage. This means that a total of six different count clocks can be selected.

When the timer overflows, an overflow interrupt (INTOV1) can be generated. The timer can be stopped after it has overflown, by using the TUM1 register.

The TUM1 register can also be used to clear and start the timer by an external input signal (TCLR). At this time, the prescaler is also cleared. Therefore, the time from input of the external signal (TCLR) to the first timer count up is fixed depending on the division ratio of the prescaler.

#### Caution The count clock cannot be changed during timer operation.

#### (c) Setting of capture/compare register

• As capture register

An interrupt signal (INTCC10 through INTCC13) is generated by an external input signal (INTP10 through INTP13). The valid edges of INTP10 through INTP13 can be selected from the rising edge, falling edge, or both the rising and falling edges by using the external interrupt mode register (IMOD) (refer to **Figure 4-10. ICU Mode Register (IMOD)**).

• As compare register

An interrupt signal (INTCC10 through INTCC13) can be generated in response to the coincidence signal from the compare register if so set by the TUM1 register (refer to **Figure10-7. Timer Unit Mode Register (TUM1)**).

## Cautions 1. Do not change the mode during timer operation.

\*

2. External input signals TI and TCLR are multiplexed with I/O port pins. Because these pins are in the I/O port mode in the default status, set the PBC0 bit of the port B control mode register (PBC) to 1 (TI) to use TI. To use the TCLR pin, set the TCLR mode by using the PBC1 bit of the PBC (refer to 11.4.2 (3) Port B control mode register).

Set the PBC before starting the timer operation (before setting the CE1 bit of the TMC1 register to 1).

## 10.2.2 Timer 4

## (1) Timer 4 (TM4)

Timer 4 functions as a 16-bit timer. It is mainly used as an interval timer for software. The TM4 register can be only read in 16-bit units.

Figure 10-4. Timer 4 (TM4)

Address: C000008AH



The timer can be started or stopped by the timer control register (TMC4). The following count clock can be selected by using the TMC4 register.

First,  $\phi$ m (intermediate clock) is selected from  $\phi/2$  or  $\phi/8$  by the prescaler at the preceding stage, and then the count clock is selected from  $\phi$ m/16 or  $\phi$ m/32 by the prescaler at the following stage. This means a total of four types of count clocks can be selected.

The TM4 is cleared to 0 by the coincidence signal issued from the compare register, and counting up is resumed.

- Cautions 1. When the TM4 is used as an interval timer, because the timer is cleared by the next count clock if the value of the compare register coincides with the timer register value, the value of the timer may not be 0 even if it has been read immediately after the coincidence interrupt has occurred if the division ratio is too high.
  - 2. The count clock cannot be changed during timer operation.

## (2) Compare register (CM4)

CM4 is a 16-bit register and is connected to TM4. It can be read or written in 16-bit units.

#### Figure 10-5. Compare Register (CM4)



## 10.2.3 Capture/compare registers (CC10 through CC13)

The capture/compare registers (CC10 through CC13) can be used as capture registers or compare registers depending on the specification by the TUM1 register. These registers can be read or written in 16-bit units.





A compare register is used to compare its value with the count value of the timer at each count clock of the timer connected. When the value of the compare register coincides with the count value of the timer, a coincidence signal is issued. The coincidence signal of the compare register is used to generate an interrupt request.

Each compare register has a set/reset output function. The corresponding timer output is set or reset by this function in synchronization with generation of the coincidence signal.

A capture register latches the value of the timer connected (asynchronous with the count clock) when it detects the valid edge of the corresponding interrupt request signal input pin (INTP10 through INTP13), using this signal as a capture trigger.

#### (1) As capture register

When a capture/compare register is used as a capture register, an interrupt is generated when the valid edge of the input pin (INTP1n) is detected. At this time, an interrupt cannot be generated by the coincidence signal INTCC1n of the compare register (n = 0 to 3).

If the capture (latch) timing of the capture register and a write operation to the register by an instruction contend, the latter takes precedence, and the capture operation is ignored.

#### (2) As compare register

When a capture/compare register is used as a compare register, coincidence signal INTCC1n or the valid edge of the input pin (INTP1n) can be selected as an interrupt signal by using the TUM1 register (n = 0 to 3). When INTP1n is selected, an external interrupt can be accepted in parallel with the specification of the timer output (n = 1, 3)<sup>Note</sup>.

The compare register compares its value with the count value of TM1. A value must be assigned to the CC1n register specified as a compare register. Even when all the four registers CC10 through CC13 are specified as compare registers, for example, and the compare results of only two of them are used, assign an arbitrary value to the remaining two registers. Otherwise, the operation is not guaranteed.

 Note Because INTP10 and INTP12 are multiplexed with TO10 and TO11, respectively, these pins must not be used at the same time. The following table lists the functions of the capture/compare registers and compare registers.

| ×   |  |
|-----|--|
| ~ ` |  |

| Table 10-1. Capture/Compare Registe |
|-------------------------------------|
|-------------------------------------|

| Timer | Register | Timer Restart | Generated<br>Interrupt Signal | Capture Trigger | Timer Output<br>(Set/Reset) | Other Function |
|-------|----------|---------------|-------------------------------|-----------------|-----------------------------|----------------|
| TM1   | CC10     | _             | INTP10/INTCC10                | INTP10          | TO10 (Set)                  | _              |
|       | CC11     | _             | INTP11/INTCC11                | INTP11          | TO10 (Reset)                | _              |
|       | CC12     | _             | INTP12/INTCC12                | INTP12          | TO11 (Set)                  | _              |
|       | CC13     | _             | INTP13/INTCC13                | INTP13          | TO11 (Reset)                | _              |
|       | TM1      | _             | INTOV1                        | _               | _                           | External clear |
| TM4   | CM4      | 0             | INTCM4                        | _               | _                           | _              |

# 10.3 Timer/Counter Control Registers

# 10.3.1 Timer unit mode register (TUM1)

The TUM1 register specifies the operation modes of the capture/compare registers. This register can be read or written in 16-bit units.

# Figure 10-7. Timer Unit Mode Register (TUM1) (1/2)

Address: C0000072H

|                | 15 | 14 | 13  | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|----------------|----|----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| TUM1           | 0  | 0  | OST | ECLR1 | TES11 | TES10 | CES11 | CES10 | CMS13 | CMS12 | CMS11 | CMS10 | IMS13 | IMS12 | IMS11 | IMS10 |
| Initial value: | 0  | 0  | 0   | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| R/W:           | R  | R  | R/W | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |

| Bit    | Bit Name     | Description                                                                             |  |  |  |  |  |  |  |
|--------|--------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 13     | OST          | Overflow Stop                                                                           |  |  |  |  |  |  |  |
|        |              | Specifies an operation after the timer has overflowed. This flag is valid only for TM1. |  |  |  |  |  |  |  |
|        |              | 0: Timer continues counting up after overflow.                                          |  |  |  |  |  |  |  |
|        |              | 1: Timer holds 0000H and stops after overflow.                                          |  |  |  |  |  |  |  |
|        |              | At this time, the CE bit of the TMC1 register remains 1.                                |  |  |  |  |  |  |  |
|        |              | The timer resumes counting up by the following operation.                               |  |  |  |  |  |  |  |
|        |              | <ul> <li>Writing 1 to the CE1 bit (When ECLR1 = 0)</li> </ul>                           |  |  |  |  |  |  |  |
|        |              | <ul> <li>Trigger input to the timer clear pin (TCLR1) (When ECLR1 = 1)</li> </ul>       |  |  |  |  |  |  |  |
| 12     | ECLR1        | External Input Timer Clear                                                              |  |  |  |  |  |  |  |
|        |              | Enables clearing the timer by inputting an external clear signal (TCLR) to TM1.         |  |  |  |  |  |  |  |
|        |              | 0: Does not clear TM1 by external input.                                                |  |  |  |  |  |  |  |
|        |              | 1: Clears TM1 by external input. After cleared, TM1 starts counting up.                 |  |  |  |  |  |  |  |
| 11, 10 | TES11, TES10 | TI1 Edge Select                                                                         |  |  |  |  |  |  |  |
|        |              | Specifies the valid edge of the external clock input (TI1).                             |  |  |  |  |  |  |  |
|        |              | TES11 TES10 Valid edge                                                                  |  |  |  |  |  |  |  |
|        |              | 0 0 RFU (reserved)                                                                      |  |  |  |  |  |  |  |
|        |              | 0 1 RFU (reserved)                                                                      |  |  |  |  |  |  |  |
|        |              | 1 0 Rising edge (initial value)                                                         |  |  |  |  |  |  |  |
|        |              | 1 1 Both rising and falling edges                                                       |  |  |  |  |  |  |  |
| 9, 8   | CES11, CES10 | TCLR1 Edge Select                                                                       |  |  |  |  |  |  |  |
|        |              | Specifies the valid edge of the external clear input (TCLR).                            |  |  |  |  |  |  |  |
|        |              | CES11 CES10 Valid edge                                                                  |  |  |  |  |  |  |  |
|        |              | 0 0 RFU (reserved)                                                                      |  |  |  |  |  |  |  |
|        |              | 0 1 RFU (reserved)                                                                      |  |  |  |  |  |  |  |
|        |              | 1 0 Rising edge (initial value)                                                         |  |  |  |  |  |  |  |
|        |              | 1 1 Both rising and falling edges                                                       |  |  |  |  |  |  |  |

# Figure 10-7. Timer Unit Mode Register (TUM1) (2/2)

| Address: C     | 00000 | 72H |     |       |       |       |       |       |       |       |       |       |       |       |       |       |  |
|----------------|-------|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--|
|                | 15    | 14  | 13  | 12    | 11    | 10    | 9     | 8     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |
| TUM1           | 0     | 0   | OST | ECLR1 | TES11 | TES10 | CES11 | CES10 | CMS13 | CMS12 | CMS11 | CMS10 | IMS13 | IMS12 | IMS11 | IMS10 |  |
| Initial value: | 0     | 0   | 0   | 0     | 1     | 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| R/W:           | R     | R   | R/W | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |

| Bit   | Bit Name      | Description                                                                                                                                                                                                                                                   |
|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 - 4 | CMS13 - CMS10 | Capture/Compare Mode Select                                                                                                                                                                                                                                   |
|       |               | Select the operation modes of the capture/compare registers (CC13 through CC10).                                                                                                                                                                              |
|       |               | <ul><li>0: Operate as capture registers. However, the capture operation is performed only when the CE bit of the TMC1 register is 1.</li><li>1: Operate as compare registers.</li></ul>                                                                       |
| 3 - 0 | IMS13 - IMS10 | Interrupt Mode Select<br>Selects INTP1n or INTCC1n as an interrupt source (n = 3 to 0).<br>0: Uses coincidence signal (INTCC1n) of compare register as interrupt request signal.<br>1: Uses an external input signal (INTP1n) as an interrupt request signal. |

# Caution If the CMS1n and IMS1n are changed during the timer operation, these operations are not guaranteed (n = 3 to 0).

**Remark** When both CSM1n and IMSn are set to 1, input signal INTP1n is output to the interrupt controller, but the INTP1n signal is not used for the timer/counter function.

\*

# 10.3.2 Timer control register 1 (TMC1)

TMC1 controls the operation of timer 1 (TM1) and can be read or written in 8-bit units.

## Figure 10-8. Timer Control Register 1 (TMC1)

Address: C0000074H



| Bit  | Bit Name     | Description                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 7    | CE1          | Count Enable                                                                                                                                                                                                                    |  |  |  |  |  |  |  |
|      |              | Controls the timer operation.                                                                                                                                                                                                   |  |  |  |  |  |  |  |
|      |              | <ul> <li>0: Timer is cleared to 0000H and does not operate.</li> <li>1: Timer performs count operation. If ECLR1 bit of TUM1 = 1, however, the timer does not count up until the timer clear signal (TCLR) is input.</li> </ul> |  |  |  |  |  |  |  |
|      |              | When the ECLR1 bit of TUM1 is 1, setting the CE1 bit to 1 starts counting of the timer.<br>Therefore, even if the ECLR1 bit is cleared to 0 after the CE1 bit has been set with ECLR1<br>bit = 1, the timer does not start.     |  |  |  |  |  |  |  |
| 4    | ETI          | External TI1 Input                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|      |              | Specifies an external or internal count clock.                                                                                                                                                                                  |  |  |  |  |  |  |  |
|      |              | 0: Specifies $\phi$ (internal)                                                                                                                                                                                                  |  |  |  |  |  |  |  |
|      |              | 1: Specifies TI1 (external)                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 3, 2 | PRS11, PRS10 | Prescaler Clock Select                                                                                                                                                                                                          |  |  |  |  |  |  |  |
|      |              | Selects an internal count clock ( $\phi$ m: intermediate clock).                                                                                                                                                                |  |  |  |  |  |  |  |
|      |              | PRS11 PRS10 Count clock                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|      |              | 0 0 φ m                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
|      |              | 0 1 φ m/4                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
|      |              | 1 0 RFU (reserved)                                                                                                                                                                                                              |  |  |  |  |  |  |  |
|      |              | 1 1 φ m/16                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|      |              |                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| 1    | PRM11        | Prescaler Clock Mode                                                                                                                                                                                                            |  |  |  |  |  |  |  |
|      |              | Specifies intermediate clock $\phi$ m of the count clock ( $\phi$ : bus clock).                                                                                                                                                 |  |  |  |  |  |  |  |
|      |              | 0: <i>\phi</i> /2                                                                                                                                                                                                               |  |  |  |  |  |  |  |
|      |              | 1: <i>ϕ</i> /4                                                                                                                                                                                                                  |  |  |  |  |  |  |  |

Caution If the clock is changed during the count operation, the operation is not guaranteed. To change the clock, stop the count operation.

# 10.3.3 Timer control register 4 (TMC4)

TMC4 controls the operation of timer 4 (TM4) and can be read or written in 8-bit units.

## Figure 10-9. Timer Control Register 4 (TMC4)

Address: C0000088H



| Bit  | Bit Name     |                  | Description                                                                                          |                                                       |  |  |  |  |  |  |
|------|--------------|------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|--|--|
| 7    | CE4          | Count Enable     | Count Enable                                                                                         |                                                       |  |  |  |  |  |  |
|      |              | Controls the o   | peration of t                                                                                        | ne timer.                                             |  |  |  |  |  |  |
|      |              |                  | <ul><li>0: Timer is cleared to 0000H and stops.</li><li>1: Timer performs count operation.</li></ul> |                                                       |  |  |  |  |  |  |
| 2    | PRS40        | Prescaler Clo    | ck Select                                                                                            |                                                       |  |  |  |  |  |  |
|      |              | Selects an inte  | ernal count c                                                                                        | lock ( $\phi$ m: intermediate clock).                 |  |  |  |  |  |  |
|      |              | 0: øm/16         | 0: <i>φ</i> m/16                                                                                     |                                                       |  |  |  |  |  |  |
|      |              | 1: <i>ø</i> m/32 | 1: <i>φ</i> m/32                                                                                     |                                                       |  |  |  |  |  |  |
| 1, 0 | PRM41, PRM40 | Prescaler Clo    | ck Mode                                                                                              |                                                       |  |  |  |  |  |  |
|      |              | Specifies inter  | rmediate cloo                                                                                        | ck $\phi$ m of the count clock ( $\phi$ : bus clock). |  |  |  |  |  |  |
|      |              | PRM41            | PRM40                                                                                                | <i>φ</i> m                                            |  |  |  |  |  |  |
|      |              | 0                | 0                                                                                                    | <i>φ</i> /2                                           |  |  |  |  |  |  |
|      |              | 0                | 1                                                                                                    | RFU (reserved)                                        |  |  |  |  |  |  |
|      |              | 1                | 0                                                                                                    | φ/8                                                   |  |  |  |  |  |  |
|      |              | 1                | 1                                                                                                    | RFU (reserved)                                        |  |  |  |  |  |  |
|      |              |                  |                                                                                                      |                                                       |  |  |  |  |  |  |

Caution If the clock is changed during the count operation, the operation is not guaranteed. To change the clock, stop the count operation.

# 10.3.4 Timer output control register (TOC1)

TOC1 specifies timer output modes and can be read or written in 8-bit units.

## Figure 10-10. Timer Output Control Register (TOC1)

| Address: C0000076H |        |       |        |       |   |   |        |        |  |
|--------------------|--------|-------|--------|-------|---|---|--------|--------|--|
|                    | 7      | 6     | 5      | 4     | 3 | 2 | 1      | 0      |  |
| TOC1               | ETNO11 | ALV11 | ETNO10 | ALV10 | 0 | 0 | TOPC11 | TOPC10 |  |
| Initial value:     | 0      | 0     | 0      | 0     | 0 | 0 | 1      | 1      |  |
| R/W:               | R/W    | R/W   | R/W    | R/W   | R | R | R/W    | R/W    |  |

| Bit  | Bit Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7, 5 | ENTO11,      | Enable TOxx pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|      | ENTO10       | Enables the corresponding timer output (TO11 or TO10).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|      |              | <ol> <li>0: The timer output is disabled. The corresponding TO11 or TO10 pin outputs a level in reverse phase to the ALV bit (inactive level). Even if a coincidence signal is generated from the corresponding compare register, the level of the TO11 or TO10 pin does not change.</li> <li>1: The timer output is enabled. The timer output changes if a coincidence signal is generated from the corresponding compare register. A level in reverse phase to the ALV bit (inactive level) is output until the coincidence signal is generated first since</li> </ol> |  |  |  |  |
|      |              | the timer output has been enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 6, 4 | ALV11, ALV10 | Active Level TOxx pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|      |              | Specifies the active level of the timer output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|      |              | 0: Active level is low (0).<br>1: Active level is high (1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 1    | TOPC11       | Prescaler Clock Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|      |              | Selects the function of the multiplexed pin TO11/INTP12.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|      |              | 0: TO11 output<br>1: INTP12 input (initial value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| 0    | TOPC10       | Prescaler Clock Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|      |              | Selects the function of the multiplexed pin TO10/INTP10.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|      |              | 0: TO10 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|      |              | 1: INTP10 input (initial value)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |

Caution The TO10 and TO11 output does not change with the external interrupt signal (INTP1n). When using TO10 and TO11, specify the capture/compare registers as compare registers (CMS1n = 1) (n = 0 to 3).

**Remark** F/F of TO10 and TO11 outputs gives priority to reset.

## 10.3.5 ICU mode register (IMOD)

This control register specifies the valid edge of an external interrupt signal.

When CC1n of TM1 is used as a capture register, this register detects the valid edge of an external interrupt (INTP1n) as a capture trigger (n = 0 to 3). This valid edge can be specified by the ICU mode register (IMOD) (for details, refer to **4.6.5 ICU mode register (IMOD)**).

### 10.3.6 Timer overflow status register (TOVS)

This register stores overflow flags from timers 1 and 4 (TM1 and TM4). It can be read or written in 8-bit units. Occurrence of an overflow can be polled by testing and resetting this TOVS register by software.



Address: C0000070H



| Bit  | Bit Name   | Description                                                                                                                                                                                                                                                                                                          |  |
|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 4, 1 | OVF4, OVF1 | Overflow Flag                                                                                                                                                                                                                                                                                                        |  |
|      |            | TMn (n = 4 or 1) overflow flag                                                                                                                                                                                                                                                                                       |  |
|      |            | 0: TMn does not overflow.<br>1: TMn overflows.                                                                                                                                                                                                                                                                       |  |
|      |            | Because the TOVS register is of master/slave configuration, data cannot be transferred to the slave (to the TOVS register) during an access period by the CPU. Therefore, even if an overflow occurs while the TOVS register is read, the value of the flag is not affected, but is reflected on the second reading. |  |

Caution TM1 generates an interrupt request signal (INTOV1) to the interrupt controller in synchronization with the overflow. However, the interrupt operation and TOVS are completely independent, and INTOV1 does not occur even if 1 is written to OVF1. The flag can be cleared by writing 0 to OVF1.

## 10.4 Operation

# 10.4.1 Timer 1

Timer 1 functions as a 16-bit free running timer or an event counter of external signals. The operation of this timer 1 specified by the timer control register 1 (TMC1).

Timer 1 counts up the internal clock (\u00df2 to \u00ff464) specified by the PRS11, PRS10, and PRM11 bits of the TMC1 register, or external clock input (TI). If the external clock is specified as the count clock at this time, TM1 operates as an event counter. If the timer overflows as a result of counting, an overflow interrupt (INTOV1) is generated.

If the count value of TM1 coincides with the value of the CC10 through CC13 registers when TM1 operates as a free running timer, interrupt signals (INTCC10 through INTCC13) are generated and the timer output signals (TO10 and TO11) can be set or reset. The count value of TM1 can be captured to the CC10 through CC13 registers (capture operation) in synchronization with the valid edge detected from external interrupt request input pins (INTP10 through INTP13) as external triggers. The captured value is retained until the next capture trigger is generated.



Figure 10-12. Basic Operation of Timer 1

If both the rising and falling edges are specified as the capture triggers, the width of a pulse input from an external source can be measured.

If the rising edge is specified as the capture trigger, the cycle of the input pulse can be measured.





# 10.4.2 Timer 4

Timer 4 functions as a 16-bit interval timer. The operation of this timer is specified by the timer control register 4 (TMC4).

Timer 4 counts up the internal clock ( $\phi$ /32 to  $\phi$ /256) specified by the PRS40, PRM41, and PRM40 bits of the TMC4 register. If the value of TM4 coincides with the value of CM4 as a result of counting, TM4 is cleared, and at the same time, a coincidence interrupt (INTCM4) occurs.

This coincidence interrupt (INTCM4) can be used to execute DMA transfer (refer to **CHAPTER 8 DMA FUNCTION**).





If coincidence is detected as a result of a compare operation, TM4 is cleared to 0 by the next count clock input. This function allows TM4 to operate as an interval timer at a count clock cycle of the value set to CM4 plus 1.



Figure 10-15. Example of Compare Operation

**Remark** n : Value of CM4 register

t : Interval cycle = (n+1) × Count clock cycle

# 10.5 Notes

Coincidence is always detected by the compare register immediately after the timer has counted up. Coincidence does not take place in the following cases.

# (1) When compare register is rewritten (TM1, TM4)



## (2) When TM1 is cleared by external signal



#### (3) When TM4 is cleared (when compare register value = 0000H)



# Caution The value of timer is cleared to 0 when the timer overflows if the timer operates as a free running timer.



[MEMO]

# 11.1 Basic Configuration of Port

The V832 has 21 I/O port lines. Figure 11-1 shows the port configuration of the V832 is shown.



Figure 11-1. Types of Ports

# 11.2 PORT

PORT is a 5-bit I/O port that can be set in the input or output mode in 1-bit units. In addition to the port lines, this port can be also used as serial interface I/O pins (CSI and UART) in the control mode.

| Table 11-1. | Operation | of PORT | in Control | Mode |
|-------------|-----------|---------|------------|------|
|-------------|-----------|---------|------------|------|

| Port  | Control Mode | Function in Control Mode   | Remark                                      |
|-------|--------------|----------------------------|---------------------------------------------|
| PORT4 | TXD          | UART data output           | Can be set in port or control mode in 1-bit |
| PORT3 | RXD          | URRT data input            | units                                       |
| PORT2 | SI           | Serial interface (CSI) I/O | Can be set in port or control mode in 3-bit |
| PORT1 | SO           |                            | units                                       |
| PORT0 | SCLK         |                            |                                             |

# 11.2.1 Configuration of PORT

# (1) Configuration of PORT0



Figure 11-2. Block Diagram of PORT0

# (2) Configuration of PORT1 and PORT4



Figure 11-3. Block Diagram of PORT1 and PORT4

# (3) Configuration of PORT2 and PORT3



Figure 11-4. Block Diagram of PORT2 and PORT3

## 11.2.2 PORT control register

# (1) I/O port register (PORT)

This register is for the 5-bit I/O port, PORT, and can be read or written in 8-bit units.

In the input mode, the levels of the port pins can be directly read from this register. However, the register does not retain the values.

In the output mode, the values written to this register are output to the port pins.

# Figure 11-5. I/O Port Register (PORT)



## (2) I/O mode register (PM)

This register sets PORT in the input mode or output mode in 1-bit units, and can be read or written in 8-bit units.

# Figure 11-6. I/O Mode Register (PM)

Address: C0000002H 7 6 5 4 3 2 1 0 PM4 PM3 PM2 PM1 PM0 PM 1 1 1 Initial value: 1 1 1 1 1 1 1 1 R R/W: R R R/W R/W R/W R/W R/W

| Bit   | Bit Name  | Description                                                                                   |  |  |
|-------|-----------|-----------------------------------------------------------------------------------------------|--|--|
| 4 - 0 | PM4 - PM0 | Port Mode                                                                                     |  |  |
|       |           | Specifies the input/output mode of PORT0 through 4 pins.                                      |  |  |
|       |           | <ul><li>0: Output mode (output buffer ON)</li><li>1: Input mode (output buffer OFF)</li></ul> |  |  |

# (3) Port control mode register (PC)

This register selects the control modes of PORT and can be read or written in 8-bit units.

# Figure 11-7. Port Control Mode Register (PC)



| Bit   | Bit Name  | Description  |                                            |          |                                 |  |  |  |  |
|-------|-----------|--------------|--------------------------------------------|----------|---------------------------------|--|--|--|--|
| 4     | PC4       | Port Contro  | Port Control                               |          |                                 |  |  |  |  |
|       |           | Specifies th | Specifies the operation mode of PORT4 pin. |          |                                 |  |  |  |  |
|       |           | 0: I/O p     | 0: I/O port mode                           |          |                                 |  |  |  |  |
|       |           | 1: UAR       | T data o                                   | utput (T | XD)                             |  |  |  |  |
| 3     | PC3       | Port Contro  | d                                          |          |                                 |  |  |  |  |
|       |           | Specifies th | Specifies the operation mode of PORT3 pin. |          |                                 |  |  |  |  |
|       |           | 0: I/O p     | 0: I/O port mode                           |          |                                 |  |  |  |  |
|       |           | 1: UAR       | 1: UART data input (RXD)                   |          |                                 |  |  |  |  |
| 2 - 0 | PC2 - PC0 | Port Contro  | d                                          |          |                                 |  |  |  |  |
|       |           | Specifies th | ne opera                                   | tion mod | de of PORT2 through PORT0 pins. |  |  |  |  |
|       |           | PC2          | PC2 PC1 PC0 Operation mode                 |          |                                 |  |  |  |  |
|       |           | 0            | 0 0 0 I/O port mode                        |          |                                 |  |  |  |  |
|       |           | 1            | 1 1 CSI interface                          |          |                                 |  |  |  |  |
|       |           | Other        | S                                          |          | Reserved (setting prohibited)   |  |  |  |  |

Caution Set the CLS02 through CSL00 bits of the clocked serial interface mode register (CSIM0) of CSI (refer to 9.2) before setting the port control mode register (PC).

# 11.3 PORTA

PORTA is an 8-bit I/O port that can be set in the input or output mode in 1-bit units. In addition to the port function, this port also has a function to input DMA request signals and output DMA enable signals.

| Port   | Control Mode | Function in Control Mode         | Remark                                    |
|--------|--------------|----------------------------------|-------------------------------------------|
| PORTA7 | DMAAK3       | DMA transfer enable (CH3) output | Can be set in the port or control mode in |
| PORTA6 | DMARQ3       | DMA transfer request (CH3) input | 1-bit units.                              |
| PORTA5 | DMAAK2       | DMA transfer enable (CH2) output |                                           |
| PORTA4 | DMARQ2       | DMA transfer request (CH2) input |                                           |
| PORTA3 | DMAAK1       | DMA transfer enable (CH1) output |                                           |
| PORTA2 | DMARQ1       | DMA transfer request (CH1) input |                                           |
| PORTA1 | DMAAK0       | DMA transfer enable (CH0) output |                                           |
| PORTA0 | DMARQ0       | DMA transfer request (CH0) input |                                           |

### Table 11-2. Operation of PORTA in Control Mode

# 11.3.1 Configuration of PORTA

# (1) Configuration of PORTAn (n = 0, 2, 4, or 6)





# (2) Configuration of PORTAn (n = 1, 3, 5, or 7)





# 11.3.2 PORTA control registers

## (1) I/O port register A (PORTA)

This is a register for the 8-bit I/O port, PORTA, and can be read or written in 8-bit units.

In the input mode, the levels of the port pins can be directly read from this register. However, this register does not retain the values.

In the output mode, the values written to this register are output to the port pins.



# Figure 11-10. I/O Port Register A (PORTA)

# (2) I/O mode register A (PAM)

This register can set PORTA in the input or output mode in 1-bit units, and can be read or written in 8-bit units.

#### Figure 11-11. I/O Mode Register A (PAM)



| Bit   | Bit Name    | Description                                                    |  |  |
|-------|-------------|----------------------------------------------------------------|--|--|
| 7 - 0 | PAM7 - PAM0 | Port Mode                                                      |  |  |
|       |             | Specifies the input/output mode of PORTA7 through PORTA0 pins. |  |  |
|       |             | 0: Output mode (output buffer ON)                              |  |  |
|       |             | 1: Input mode (output buffer OFF)                              |  |  |

# (3) Port A control mode register (PAC)

This register selects the control mode of PORTA and can be read or written in 8-bit units.

## Figure 11-12. Port A Control Mode Register (PAC)

Address: C00000F4H 7 6 5 4 3 2 1 0 PAC PAC7 PAC6 PAC5 PAC4 PAC3 PAC2 PAC1 PAC0 Initial value: 0 0 0 0 0 0 0 0 R/W: R/W R/W R/W R/W R/W R/W R/W R/W

| Bit        | Bit Name                        | Description                                                                                                                                                               |
|------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 5, 3, 1 | PAC7,<br>PAC5,<br>PAC3,<br>PAC1 | Port Control<br>Specifies the operation mode of the PORTA7, PORTA5, PORTA3, and PORTA1 pins.<br>0: I/O port mode<br>1: DMA transfer enable output (DMAAK3 through DMAAK0) |
| 6, 4, 2, 0 | PAC6,<br>PAC4,<br>PAC2,<br>PAC0 | Port Control<br>Specifies the operation mode of the PORTA6, PORTA4, PORTA2, and PORTA0 pins.<br>0: I/O port mode<br>1: DMA transfer request input (DMARQ3 through DMARQ0) |

# 11.4 PORTB

PORTB is an 8-bit I/O port that can be set in the input or output mode in 1-bit units. In addition to the port function, this port also has a function as a timer and an I/O pin for interrupt requests.

| Port   | Control Mode | Function in Control Mode   | Remark                                      |
|--------|--------------|----------------------------|---------------------------------------------|
| PORTB7 | INTP03       | Interrupt request input    | Can be set in port or control mode in 1-bit |
| PORTB6 | INTP02       | Interrupt request input    | units.                                      |
| PORTB5 | INTP11       | Interrupt request input    |                                             |
| PORTB4 | INTP01       | Interrupt request input    |                                             |
| PORTB3 | INTP13       | Interrupt request input    |                                             |
| PORTB2 | INTP00       | Interrupt request input    |                                             |
| PORTB1 | TCLR         | Timer 1 clear, start input |                                             |
| PORTB0 | ТІ           | Timer 1 count clock input  |                                             |

## Table 11-3. Operation of PORTB in Control Mode

# 11.4.1 Configuration of PORTB





Note INTP03 (PORTB7), INTP02 (PORTB6), INTP11 (PORTB5), INTP01 (PORTB4), INTP13 (PORTB3), INTP00 (PORTB2), TCLR (PORTB1), TI (PORTB0): () indicates the corresponding port.

# 11.4.2 PORB control registers

# (1) I/O port register B (PORTB)

This is a register for the 8-bit I/O port and can be read or written in 8-bit units.

In the input mode, the levels of the port can be directly read from this register. However, this register does not retain the values.

In the output mode, the values written to this register are output to the port pins.

# Figure 11-14. I/O Port Register B (PORTB)



## (2) I/O mode register B (PBM)

This register sets the port in the input or output mode in 1-bit units and can be read or written in 8-bit units.

## Figure 11-15. I/O Mode Register B (PBM)

Address: C00000F8H 7 6 5 4 3 2 0 1 PBM PBM7 PBM6 PBM5 PBM4 PBM3 PBM2 PBM1 PBM0 Initial value: 1 1 1 1 1 1 1 1 R/W R/W: R/W R/W R/W R/W R/W R/W R/W

| Bit   | Bit Name    | Description                                                           |  |  |
|-------|-------------|-----------------------------------------------------------------------|--|--|
| 7 - 0 | PBM7 - PBM0 | Port Mode                                                             |  |  |
|       |             | Specifies the input or output mode of the PORTB7 through PORTB0 pins. |  |  |
|       |             | 0: Output mode (output buffer ON)                                     |  |  |
|       |             | 1: Input mode (output buffer OFF)                                     |  |  |

# (3) Port B control mode register (PBC)

This register selects the control mode of port B and can be read or written in 8-bit units.

# Figure 11-16. Port B Control Mode Register (PBC)

Address: C00000FAH PBC PBC7 PBC6 PBC5 PBC4 PBC3 PBC2 PBC1 PBC0 Initial value: R/W: R/W R/W R/W R/W R/W R/W R/W

| Bit | Bit Name | Description                                              |
|-----|----------|----------------------------------------------------------|
| 7   | PBC7     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB7 pin.          |
|     |          | 0: I/O port mode                                         |
|     |          | 1: Interrupt request input (INTP03)                      |
| 6   | PBC6     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB6 pin.          |
|     |          | 0: I/O port mode<br>1: Interrupt request input (INTP02)  |
| 5   | PBC5     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB5 pin.          |
|     |          | 0: I/O port mode                                         |
|     |          | 1: Interrupt request input (INTP11)                      |
| 4   | PBC4     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB4 pin.          |
|     |          | 0: I/O port mode                                         |
|     |          | 1: Interrupt request input (INTP01)                      |
| 3   | PBC3     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB3 pin.          |
|     |          | 0: I/O port mode<br>1: Interrupt request input (INTP13)  |
| 2   | PBC2     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB2 pin.          |
|     |          | 0: I/O port mode                                         |
|     |          | 1: Interrupt request input (INTP00)                      |
| 1   | PBC1     | Port Control                                             |
|     |          | Specifies the operation mode of PORTB1 pin.              |
|     |          | 0: I/O port mode<br>1: Timer 1 clear, start input (TCLR) |
| 0   | PBC0     | Port Control                                             |
|     |          | Specifies the operation mode of the PORTB0 pin.          |
|     |          | 0: I/O port mode                                         |
|     |          | 1: Timer 1 count clock input (TI)                        |

# CHAPTER 12 CLOCK GENERATION FUNCTION

The clock generator generates and controls the CPU clock and bus clock ( $\phi$ ) supplied to the internal hardware units, including the CPU.

# 12.1 Features

4

\*

- Multiple function with PLL synthesizer (six or eight times input clock)
- Bus clock is two times the input clock frequency of the PLL synthesizer.

|             |      | PLL Mode  |           | Direct Mode |           |
|-------------|------|-----------|-----------|-------------|-----------|
| Input clock | PMC  | CPU       | Bus clock | CPU         | Bus clock |
| 23.8 MHz    | ×1   | 142.8 MHz | 47.6 MHz  | 11.9 MHz    | 3.96 MHz  |
| (6 times)   | ×1/2 | 71.4 MHz  | 23.8 MHz  | 5.95 MHz    | 1.98 MHz  |
|             | ×1/4 | 35.7 MHz  | 11.9 MHz  | _           | _         |
| 17.85 MHz   | ×1   | 142.8 MHz | 35.7 MHz  | 8.925 MHz   | 2.231 MHz |
| (8 times)   | ×1/2 | 71.4 MHz  | 17.85 MHz | 4.463 MHz   | 1.116 MHz |
|             | ×1/4 | 35.7 MHz  | 8.925 MHz | _           | _         |

Table 12-1. PMC and Frequency in PLL Mode/Direct Mode

# 12.2 Configuration

Figure 12-1. Block Diagram of Clock Generator



- $f_{\mbox{\scriptsize B}}$  : Oscillation frequency or external clock frequency
- *φ*: Bus clock
- OSC: Oscillator
- PFD: Phase Frequency Detector
- VCO: Voltage Controlled Oscillator
- PMC: Power Management Controller

# 12.3 Selecting Input Clock

The clock generator consists of a clock oscillator and a PLL synthesizer. For example, if the input clock is multiplied by 6 and the division ratio is 1, a bus clock of 47.6 MHz and a CPU clock of 142.8 MHz can be generated by connecting a 23.8-MHz crystal resonator or ceramic resonator between the X1 and X2 pins.

An external clock can be directly connected to the oscillator. In this case, input the clock signal to the X2 pin, and open the X1 pin.

#### 12.3.1 Lockup time

Immediately after the power has been applied or the STOP mode has been released, the PLL is in the phase lock status at a specific frequency, and it takes a certain time (lockup time) until the frequency of the PLL is stabilized. The status until the stabilization is called unlock status, and the stabilization status is called lock status.

Immediately after power application or releasing the STOP mode by the RESET signal, make sure that this stabilization time elapse, by using the RESET signal (refer to **13.4 Ensuring Oscillation Stabilization Time**).

When the STOP mode is released by the NMI signal, the oscillation stabilization time is automatically ensured.

## 12.4 Clock Output Control

The operations of the CLKOUT pin and SDCLKOUT pin can be selected by the COE bit of the clock control register (CGC). The power consumption can be effectively reduced by using the standby mode (HALT or STOP) and PLL or direct mode in combination (power management mode).

#### 12.4.1 Clock output disable mode

In this mode, output of the clock from the CLKOUT pin is disabled. Because the operation of CLKOUT is completely stopped, the power consumption can be substantially reduced and the noise radiation from the CLKOUT pin can be suppressed.

#### Figure 12-2. Clock Output Disable Mode

| CLKOUT<br>(normal mode)               |              |
|---------------------------------------|--------------|
| CLKOUT<br>(clock output disable mode) | Fixed to "L" |

# 12.5 Clock Control Registers

# 12.5.1 Clock control register (CGC)

This register controls input clock selection and output of clock output pins (CLKOUT and SDCLKOUT). It can be read or written in 8-bit units.

# Figure 12-3. Clock Control Register (CGC)

Address: C00000E0H



| Bit   | Bit Name | Description                                                                                               |  |
|-------|----------|-----------------------------------------------------------------------------------------------------------|--|
| 7 - 4 | KEY      | KEY Data                                                                                                  |  |
|       |          | Identifies data. Be sure to set these bits to "0111".                                                     |  |
|       |          | No data can be written to the CESEL and COE bits if the value of the KEY data is not "0111".              |  |
|       |          | These bits are always "0000" when read.                                                                   |  |
| 3     | CESEL    | Crystal External Select                                                                                   |  |
|       |          | Specifies the functions of the X1 and X2 pins.                                                            |  |
|       |          | 0: Connect a resonator to the X1 and X2 pins.                                                             |  |
|       |          | 1: Connect an external clock to the X2 pin and leave the X1 pin unconnected.                              |  |
| 0     | COE      | Clock Out Enable                                                                                          |  |
|       |          | Enables or disables output of CLKOUT.                                                                     |  |
|       |          | <ul><li>0: Disables output (clock output pin is fixed to low level).</li><li>1: Enables output.</li></ul> |  |

# 12.5.2 Power management register (PMR)

This register selects an input frequency division ratio and the PLL or direct mode. It can be read or written in 8-bit units.

#### \*

#### Figure 12-4. Power Management Register (PMR)



| Bit                 | Bit Name | Description                                                                                                                                                                                            |  |  |
|---------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7, 6                | RFU      | Reserved field                                                                                                                                                                                         |  |  |
| 5, 4                | DC       | Device Control                                                                                                                                                                                         |  |  |
|                     |          | Specifies the division ratio of an input frequency.                                                                                                                                                    |  |  |
|                     |          | Bit 5 Bit 4 Division ratio of input frequency                                                                                                                                                          |  |  |
|                     |          | 0 0 1/1                                                                                                                                                                                                |  |  |
|                     |          | 0 1 1/2                                                                                                                                                                                                |  |  |
|                     |          | 1 0 1/4 <sup>Note 1</sup>                                                                                                                                                                              |  |  |
|                     |          | 1 1 Setting prohibited                                                                                                                                                                                 |  |  |
| 3                   | NMIC     | NMI Control<br>Specifies the timing of MII In the STOP mode.                                                                                                                                           |  |  |
|                     |          | <ol> <li>O: Internal NMI does not occur as soon as the standby instruction is executed<br/>(initial value).</li> <li>1: Internal NMI occurs as soon as the standby instruction is executed.</li> </ol> |  |  |
| 2 <sup>Note 2</sup> | RFU      | Reserved field                                                                                                                                                                                         |  |  |
| 1                   | PLLSS    | PLL Stop of Standby Mode                                                                                                                                                                               |  |  |
|                     |          | Specifies a PLL operation in the STOP mode.                                                                                                                                                            |  |  |
|                     |          | 0: PLL stop mode (initial value)<br>1: PLL operation mode                                                                                                                                              |  |  |
| 0                   | DPM      | Direct or PLL Mode                                                                                                                                                                                     |  |  |
|                     |          | Selects the PLL or direct mode.                                                                                                                                                                        |  |  |
|                     |          | 0: PLL mode (initial value)<br>1: Direct mode                                                                                                                                                          |  |  |

**Notes 1.** Setting a division ratio of 1/4 is prohibited in the direct mode.

2. Be sure to clear bit 2 to 0.

# 12.5.3 PLL control register (PLLCR)

This register indicates the status of the PLL. This register is mapped to the I/O space and can be only read in 32bit units.

\*

#### Figure 12-5. PLL Control Register (PLLCR)



**Note** 42 (ns)  $\times 2^{20} = 44$  (ms) : 42 (ns) = input clock cycle

[MEMO]

# **CHAPTER 13 STANDBY FUNCTION**

The V832 has the following modes as standby functions to reduce the power consumption.

# 13.1 Features

- Power management mode
  - · Operating frequency control mode of combination of PLL mode and direct mode
- Standby modes

+

• HALT mode in which only the CPU clock is stopped and STOP mode in which the entire system, including the PLL synthesizer, is stopped are available.

In these modes, the operating clock is controlled by the HALT and STBY instructions.

These modes are set by the HALT and STBY instructions.



#### Figure 13-1. Status Transition

Remark After the HALT mode has been released, the mode specified before the HALT mode was set is restored.

# 13.2 Power Management Modes

The V832 has the following two power management modes.

By using these modes in combination, the operating frequency can be dynamically changed.

## (1) PLL mode

This mode is usually used. In this mode, the externally input clock or oscillation clock of OSC is multiplied by six or eight by the PLL synthesizer as the CPU clock.

#### (2) Direct mode

In this mode, the externally input clock or oscillation clock of OSC is used as the CPU clock as is, without being multiplied by the PLL synthesizer.

Figure 13-2 shows the basic sequence of mode change.





## 13.2.1 Setting of mode selection

÷

A mode is selected after execution is returned to the main routine by execution of the STBY instruction or occurrence of the non-maskable interrupt (NMI) request. The NMI can be caused to occur by the  $\overline{\text{NMI}}$  signal or generated internally. To generate the NMI internally, refer to **12.5.2 Power management regiser (PMR)**.

| Mode Selection                            | PMR : DC                    | PMR : PLLSS | PMR : DPM | PLLCR : PLLC |
|-------------------------------------------|-----------------------------|-------------|-----------|--------------|
| (1) PLL mode $\rightarrow$ PLL mode       | Changed                     | 0           | 0         | 010          |
| (2) PLL mode $\rightarrow$ PLL mode       | Not changed <sup>Note</sup> | 0           | 0         | 010          |
|                                           |                             | 1           |           | 111          |
| (3) PLL mode $\rightarrow$ direct mode    | _                           | 0           | 1         | 111          |
| (4) Direct mode $\rightarrow$ PLL mode    | _                           | 0           | 0         | 010          |
| (5) Direct mode $\rightarrow$ direct mode | _                           | 0           | 1         | 111          |

**Note** Do not stop the input clock or change the frequency in the STOP mode.

Set this bit to 1 to stop the input clock or change the frequency in the STOP mode.

Caution Before using the power management mode, the serial interface transfer speed, SDRAM refresh interval, and command interval must be set again because the bus clock frequency is changed.

Remark PLLCR: PLLC bit setting examples indicate the shortest settings within the allowable range of setting.

# 13.3 Standby Mode

The following two standby modes can be used.

## (1) HALT mode

In this mode, the clock generator (oscillator and PLL synthesizer) operates, but the operating clock of the CPU is stopped. The other internal peripheral functions are supplied with the clock and continue operation. By using this mode in combination with the normal mode, the power consumption of the entire system can be reduced.

# (2) STOP mode

This mode stops supply of the clock to the CPU and peripheral I/O.

It can reduce the power consumption much more than the HALT mode.

- Clock output of PLL synthesizer
  - In PLL mode : Operation of the PLL can be started or stopped by the PLLSS bit of the power management register (PMR).
  - In direct mode : The PLL always stops.

Table 13-1 shows the operation of the clock generator in the HALT and STOP modes.

|             | Mode   | Oscillator (OSC) | PLL Synthesizer | Clock Supply to<br>Peripheral I/O | Clock Supply to<br>CPU |
|-------------|--------|------------------|-----------------|-----------------------------------|------------------------|
| PLL mode    | Normal | 0                | 0               | 0                                 | 0                      |
|             | HALT   | 0                | 0               | 0                                 | ×                      |
|             | STOP   | 0                | Δ               | ×                                 | ×                      |
| Direct mode | Normal | 0                | ×               | 0                                 | 0                      |
|             | HALT   | 0                | ×               | 0                                 | ×                      |
|             | STOP   | 0                | ×               | ×                                 | ×                      |

#### Table 13-1. Operation of Clock Generator by Standby Control

#### Remark O: Operates

 $\times$  : Stops

 $\Delta$ : Operates or stops depending on setting

#### 13.3.1 HALT mode

#### (1) Setting and operating status of HALT mode

In the HALT mode, the clock generator (oscillator and PLL synthesizer) operates, but the operating clock of the CPU is stopped. The other internal peripheral functions are supplied with the clock and continue operation. If the HALT mode is set while the CPU is not operating, the overall power consumption of the system can be reduced. In the HALT mode, program execution is stopped, but the previous contents of all the registers are retained. In addition, the on-chip peripheral functions independent of the instruction processing of the CPU continue operation. The HLDRQ signal in the HALT mode is accepted.

To set the HALT mode in the non-maskable interrupt service routine, enable acknowledgment of a new non-maskable interrupt request by clearing PSW.NP to 0 (status in which NMI is not serviced) before executing the HALT instruction. If PSW.NP is not 0, the normal operation mode cannot be restored from the HALT mode by  $\overline{NMI}$ .

Table 13-2 shows the hardware status in the HALT mode.

| Function                                    |                                                                                  | Operating Status <sup>Note 1</sup>                |
|---------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|
| Oscillator                                  | Operates                                                                         |                                                   |
| PLL synthesizer                             | Operates <sup>Note</sup>                                                         | 2                                                 |
| Bus clock                                   | Operates                                                                         |                                                   |
| CPU                                         | Stops                                                                            |                                                   |
| Port output                                 | Retained                                                                         |                                                   |
| Peripheral function                         | Operates                                                                         |                                                   |
| Internal data                               | Internal data such as registers of CPU retain status before<br>HALT mode is set. |                                                   |
| A1 - A23                                    | Undefined                                                                        | High impedance when $\overline{\text{HLDAK}} = 0$ |
| D0 - D31                                    | High imped                                                                       | ance                                              |
| BCYST                                       | 1                                                                                | High impedance when $\overline{\text{HLDAK}} = 0$ |
| $\overline{CS0} - \overline{CS7}$           |                                                                                  |                                                   |
| IORD, IOWR                                  |                                                                                  |                                                   |
| MRD, MWR, LLBEN, LUBEN, ULBEN, ULBEN, UUBEN |                                                                                  |                                                   |
| LLDQM, LUDQM, ULDQM, UUDQM                  | 0 <sup>Note 3</sup>                                                              |                                                   |
| CAS, WE, RAS                                | 1 <sup>Note 4</sup>                                                              |                                                   |
| СКЕ                                         | 1 <sup>Note 5</sup>                                                              |                                                   |
| R/W                                         | Retained                                                                         |                                                   |
| HLDRQ                                       | Operates                                                                         |                                                   |
| CLKOUT, SDCLKOUT                            | Clock output (if clock output is not disabled)                                   |                                                   |
| STOPAK                                      | 1                                                                                |                                                   |

#### Table 13-2. Operating Status in HALT Mode

**Notes 1.** Each pin is in the operating status during DMA transfer.

- 2. Stops in the direct mode.
- 3. After reset, these pins remain 1 until the SDRAM is accessed for the first time.
- 4. When auto refresh is not executed
- **5.** 0 in the power down mode

## (2) Releasing HALT mode

The HALT mode can be released by the non-maskable interrupt request, an unmasked maskable interrupt request, and RESET pin input.

#### (a) Releasing by non-maskable interrupt request

When the NMI signal is detected, supply of the CPU clock is resumed.

#### (b) Releasing by maskable interrupt request

Supply of the CPU clock is resumed by an unmasked maskable interrupt request.

To set the HALT mode in an interrupt routine, enable the interrupt that releases the HALT mode before executing the HALT instruction. Enable the interrupt (PSW.ID = 0, EP = 0) and set the interrupt enable level.

#### Table 13-3. Releasing HALT Mode by Interrupt Request

| Releasing Source               | EI Status (PWS.ID = 0) DI Status (PSW.ID = 1) |              |
|--------------------------------|-----------------------------------------------|--------------|
| Non-maskable interrupt request | Handler address branch                        |              |
| Maskable interrupt request     | Handler address branch                        | Not released |

# (c) Releasing by RESET pin input

Same as the normal reset operation. Therefore, the status of the register before the standby mode is set is not retained.

# 13.3.2 STOP mode

#### (1) Setting STOP mode and operating status

This mode stops clock supply to the CPU and internal peripheral functions. In the PLL mode, the PLL synthesizer can be stopped depending on the setting of the PMR register (the oscillator is not stopped).

The power consumption can be reduced by stopping the PLL synthesizer and internal peripheral circuit. When the STBY instruction is executed, the self refresh cycle is started, and the STOP mode is set.

Make sure that the oscillation stabilization time elapses after the STOP mode has been released (refer to **13.4 Ensuring Oscillation Stabilization Time**).

In the STOP mode, program execution is stopped, but the previous contents of all the registers are retained. In addition, the internal peripheral functions are also stopped.

Because the internal peripheral functions and clock supply by CLKOUT are stopped in the STOP mode, confirm that the internal peripheral functions and external peripheral functions have stopped before setting the STOP mode, and then execute the STBY instruction.

Before executing the STBY instruction, disable DMA transfer by clearing the EN bit of DCHC0 through DCHC3 of DMAC to 0. Also set PLLCR, PMR, BRG0, and BPRM0.

In the STOP mode, STOPAK is asserted active.

Figure 13-3 shows the operation timing of STOPAK.

To set the STOP mode in the non-maskable interrupt service routine, enable acknowledgment of a new non-maskable interrupt request by clearing PSW.NP to 0 (status in which NMI is not serviced) before executing the STBY instruction. If PSW.NP is not 0, the normal operation mode cannot be restored from the STOP mode by  $\overline{NMI}$ .

Table 13-4 shows the hardware status in the STOP mode.

# Figure 13-3. Operation Timing of STOPAK



**Remark** The timing of deasserting **STOPAK** inactive differs depending on the mode.

## Table 13-4. Operating Status in STOP Mode

| Function                                         | Operating Status                                                              |
|--------------------------------------------------|-------------------------------------------------------------------------------|
| Oscillator                                       | Operates                                                                      |
| PLL synthesizer                                  | Stops <sup>Note 1</sup>                                                       |
| Bus clock                                        | Stops                                                                         |
| CPU                                              | Stops                                                                         |
| Port output                                      | Retained                                                                      |
| Peripheral function                              | Stops                                                                         |
| Internal data                                    | Internal data such as registers of CPU retain status before STOP mode is set. |
| A1 - A23                                         | Undefined                                                                     |
| D0 - D31                                         | High impedance                                                                |
| BCYST                                            | 1                                                                             |
| $\overline{CS0} - \overline{CS7}$                |                                                                               |
| IORD, IOWR                                       |                                                                               |
| MRD, MWR, LLBEN, LUBEN, ULBEN, ULBEN, UUBEN      |                                                                               |
| LLDQM, LUDQM, ULDQM, UUDQM,<br>RAS, CAS, WE, CKE | Self refresh <sup>Note 2</sup>                                                |
| R/W                                              | Retained                                                                      |
| HLDRQ                                            | Not accepted                                                                  |
| CLKOUT, SDCLKOUT                                 | 0                                                                             |
| STOPAK                                           | 0                                                                             |

**Notes 1.** May operate in the PLL mode.

2. Self refresh is not performed if refresh is disabled. In this case, this pin retains the status before the STOP mode is set.

# (2) Releasing STOP mode

The STOP mode is released by the non-maskable interrupt request or RESET pin input. Make sure that the oscillation stabilization time of the oscillator elapses after the STOP mode has been released.

## (a) Releasing by non-maskable interrupt request (NMI)

When the NMI signal is detected, the PLL synthesizer resumes operation. After that, it starts supplying the CPU clock and bus clock after the oscillation stabilization time has elapsed.

The interrupt processing started by the  $\overline{\text{NMI}}$  signal when the STOP mode is released is treated as equivalent to the normal non-maskable interrupt processing. If the two must be distinguished in a program, prepare a software status in advance, and set the status before executing the STBY instruction. When this status is checked by the non-maskable interrupt processing, the  $\overline{\text{NMI}}$  signal releasing the STOP mode can be distinguished from the normal  $\overline{\text{NMI}}$  signal.

To set the HALT mode in a non-maskable interrupt servicing routine, change the setting of PSW.NP from 1 (NMI servicing in progress) to 0 (NMI servicing not in progress) before executing the HALT instruction, so that a new non-maskable interrupt request can be accepted. If PSW.NP is not 0, the execution cannot be restored from the HALT mode by  $\overline{NMI}$ .

## (b) Releasing by RESET input

Same as the normal reset operation. Therefore, the values of the registers before the standby mode is set are not retained.

## (c) Releasing by internal NMI

Set the power management register (PMR) before executing the STBY instruction to set the STOP mode. When PMR.NMIC is set to 1, the internal  $\overline{\text{NMI}}$  occurs as soon as the STBY instruction has been executed. The interrupt servicing started on releasing the STOP mode by the internal NMI is performed in the same manner as the ordinary  $\overline{\text{NMI}}$  processing.

# 13.4 Ensuring Oscillation Stabilization Time

After the STOP mode has been released, enough time must elapse until the PLL circuit operation stabilizes in the following cases:

- After STOP mode has been released
- · To change the division ratio in PLL mode
- To return from direct mode to PLL mode

# ★ (1) To ensure lapse of time by using oscillation stabilization time ensuring timer (NMI signal input, internal NMI)

The STOP mode is released if a valid edge is input to the  $\overline{\text{NMI}}$  pin, or if an internal  $\overline{\text{NMI}}$  occurs.

In this case, the oscillation stabilization time required for clock output to be stabilized is ensured by the oscillation stabilization time ensuring timer.

After a specific time, clock output is started, and execution branches to the handler address of the NMI processing.



# <sup>•</sup> Figure 13-4. STOP Mode Releasing Timing (with MI signal input)

# ★ (2) To ensure time lapse by signal level width (RESET signal input)

\*

\*

When a falling edge is input to the  $\overrightarrow{\text{RESET}}$  pin, the STOP mode is released. Ensure that the time during which clock output from the oscillator is stabilized elapses by using the low-level width input to the  $\overrightarrow{\text{RESET}}$  pin. Input the low-level width for 10 ms or longer to stabilize the PLL.

After a rising edge is input to the RESET pin, supply of the clock is started, and execution branches to the handler address that is used for system reset.

Figure 13-5. STOP Mode Releasing Timing (with RESET signal input)



[MEMO]

# CHAPTER 14 RESET/NMI CONTROL FUNCTION

The reset/NMI control functions are implemented by the system control unit (SYU). The system control unit is a circuit that controls the RESET and NMI signals.

# ★ 14.1 Features

- RESET and NMI pins have noise rejection circuit using the external input clock sampling.
- · Performs forced reset, reset mask, and NMI mask processing from debug control unit

## ★ 14.2 Non-Maskable Interrupt (NMI)

The NMI signal is sampled at the rising edge of the external input clock (X2 pin input or resonator).

Noise of less than 5 external input clocks is rejected and then the valid edge of the NMI signal is detected. Therefore, the  $\overline{\text{NMI}}$  signal must be kept low for the duration of 5 external input clocks or longer.

When the  $\overline{\text{NMI}}$  signal goes low, the interrupt is detected. Because the  $\overline{\text{NMI}}$  signal is detected at the falling edge, it can be deasserted inactive once the non-maskable interrupt request has been detected. The detected interrupt request is retained in the CPU until the CPU starts the interrupt processing.

## ★ 14.3 Reset

The system is reset and the on-chip hardware units are initialized when a low level is input to the RESET pin.

When the RESET pin goes high, the reset status is cleared, and the CPU starts program execution. Initialize the contents of each register in software as necessary.

The valid edge of the RESET signal is detected after noise width of less than 5 external input clocks has been rejected. Therefore, the  $\overrightarrow{\text{RESET}}$  signal must be kept low for the duration of 5 external input clocks or longer. To satisfy the minimum width (10 clocks) of the reset enable for the external input core, the width of the external reset signal must be 15 clocks or wider.

The minimum number of clocks required for the first BCYST signal to be asserted active after the reset signal has been cleared is as follows:

- 16 bus clocks (×6 mode)
- 15 bus clocks (×8 mode)

#### **\*** 14.3.1 Pin function

Table 14-1 shows the status of the output pins during the system reset period and immediately after reset. This status is retained during the reset period.

If the HLDRQ signal is inactive after holding the RESET pin low for the duration of 15 external input clocks and then deasserting it inactive, a memory read cycle is started to fetch instructions. If the HLDRQ signal is active, the bus hold status is set.

Connect a pull-up or pull-down resistor to the pins that go into a high-impedance state at reset. Otherwise, the memory contents may be lost when these pins go into a high-impedance state.

The CLKOUT and SDCLKOUT pins output the clock even during the reset period.

|                                                                                                      | Operating Status |
|------------------------------------------------------------------------------------------------------|------------------|
| A1 - A23                                                                                             | Undefined        |
| D0 - D31                                                                                             | High impedance   |
| $\overline{CS0} - \overline{CS7}$                                                                    | 1                |
| BCYST                                                                                                | 1                |
| IORD, IOWR                                                                                           | 1                |
| WE, RAS, CAS, CKE                                                                                    | 1                |
| LLBEN, LUBEN, ULBEN, UUBEN                                                                           | 1                |
| LLDQM, LUDQM, ULDQM, UUDQM                                                                           | 1                |
| R/W                                                                                                  | 1                |
| MRD, MWR                                                                                             | 1                |
| CLKOUT, SDCLKOUT                                                                                     | Clock output     |
| HLDAK                                                                                                | 1                |
| PORT0 - PORT4 <sup>Note</sup> , PORTA0 - PORTA7 <sup>Note</sup> ,<br>PORTB0 - PORTB7 <sup>Note</sup> | High impedance   |
| DDO                                                                                                  | Undefined        |
| TRCDATA0 - TRCDATA3                                                                                  | Undefined        |
| STOPAK/TC                                                                                            | 1                |

Table 14-1. Status of Output Pin Immediately after Reset

**Note** Pins multiplexed with port pins serve as port pins immediately after reset.

#### Figure 14-1. Accepting Reset Signal



- Note The minimum value of TwRL (low-level period of the RESET signal) differs depending on the following status.
  - On power application or releasing STOP status (STBY instruction): 20 ms (stabilization time of oscillator + PLL oscillation stabilization time)
  - Normal (other than above): 15 external input clocks

\*

#### 14.3.2 Initialize

Table 14-2 shows the value of each register after reset.

Initialize the contents of each register in software as necessary. Care must be exercised in handling the clock control register (CGC) because this register is related to system setting (such as X1 and X2 pin functions and CLKOUT pin operation).

| Register           |                                             | Initial Value after Reset |                        |
|--------------------|---------------------------------------------|---------------------------|------------------------|
| System registers   | Program counter                             | PC                        | FFFFFF0H               |
|                    | Exception/interrupt status saving registers | EIPC                      | Undefined              |
|                    |                                             | EIPSW                     | Undefined              |
|                    | NMI/dual exception status saving registers  | FEPC                      | Undefined              |
|                    |                                             | FEPSW                     | Undefined              |
|                    | Exception cause register                    | ECR                       | 0000FFF0H              |
|                    | Program status word                         | PSW                       | 00008000H              |
|                    | Processor ID register <sup>Note 1</sup>     | PIR                       | 00008302H              |
|                    | Task control word                           | TKCW                      | 000000E0H              |
|                    | Debug exception status saving registers     | DPC                       | Undefined              |
|                    |                                             | DPSW                      | Undefined              |
|                    | Hardware configuration control word         | HCCW                      | 0000000H               |
| Internal registers | PLL control register <sup>Note 2</sup>      | PLLCR                     | 00000001H<br>00000002H |
|                    | Cache memory control register               | CMCR                      | 0000000H               |
|                    | Instruction cache tag register              | ICTR                      | xxxxx000H              |
|                    | Data cache register                         | DCTR                      | xxxxx000H              |
|                    | Instruction RAM register                    | IRAMR                     | Undefined              |

| Table 14-2. | Initial | Value of | Each | Register | after Reset |
|-------------|---------|----------|------|----------|-------------|
|             | mmuai   | value of | Luon | regiotor |             |

Notes 1. These registers are fixed to the initial value with the V832.

- 2. The initial value is assigned to either of these values depending on the setting of CMODE.
- **Remark** For the initial values of the registers of the internal peripheral units, refer to the description of each internal peripheral unit.

#### [MEMO]

#### CHAPTER 15 DEBUG/TRACE FUNCTION

The V832 has a debug control unit (DCU) that implements a debug/trace function.

#### 15.1 Features

- Signals for debug: 10 (dedicated: DRST, DCK, DMS, DDI, DDO, TRCDATA0 through TRCDATA3)
   (multiplexed: CLKOUT)
  - On-chip debugging can be executed if wiring and connectors for debugging are mounted on the user board (however, the fatal exception handler (FFFFFE0H through FFFFFEFH) cannot be used).
  - Debug interface for interfacing the host machine via a debug unit is provided.
  - Trace interface that monitors execution status of user program is provided.
- Debug function
  - Forced reset function (can forcibly reset CPU core and peripheral functions)
  - Forced break function (can forcibly stop user program execution)
  - Can stop user program execution at any address.
  - Can start user program execution from any address.
  - User resources (such as memory and I/O) can be read or written while user program is stopped.
  - User program can be downloaded.
  - Mask function (can mask external input signals (RESET, HLDRQ, NMI, INTP00 through INTP03, and INTP10 through INTP13))
- Trace function
  - PC trace (branch trace)

Can trace all branches (transition of processing) that take place during user program execution. Can select trace sources from the 9 classified branches by function.

Data trace

Can trace all data accesses made via external data bus and internal peripheral I/O bus (internal data RAM, data cache, and system I/O of CPU core cannot be traced) Write data can be traced by write access.

- Real-time trace
- Forced start/stop of trace. Starts trace from any execution PC.
- Trace buffer provided (PC trace and data trace multiplexed) Can store trace data of 12 to 64 sources

#### 15.2 In-Circuit Emulator Connector (target board side)

To connect an in-circuit emulator supporting N-wire to the target board for debugging, a circuit that connects the in-circuit emulator is necessary on the target board.

Figure 15-1 shows the recommended circuit on the target board that is necessary for connecting the CPU and incircuit emulator supporting N-wire.





- **Notes 1.** Keep the clock pattern length as short as possible, and shield it by enclosing it with GND lines (the pattern length must not exceed 100 mm).
  - 2. Keep the pattern length as short as possible (the pattern length must not exceed 100 mm).
  - 3. 3-V buffer such as SN74LVC541A and TC74LCX541F
- Cautions 1. The V<sub>DD</sub> pin (B13) of the IE connector (target board side) is used to detect power application to the target board. Because this pin may be used to supply power to a signal driver such as DCK depending on the tool, directly connect it to the power supply of the target.
  - 2. Be sure to open the NC pin.
- Remark Target board printed wiring board design rule: 3 lines between pins

#### APPENDIX A BUS DESIGN FOR V832 TARGET BOARD

When designing the external bus of the V832, it is recommended to design the board as follows, in order to stabilize the operation:

 Calculate the load capacitance of the device connected to each output pin of the V832, and the wiring load capacitance. Design the circuit (by inserting a buffer) so that the total load capacitance per pin does not exceed 50 pF.

If it is difficult to calculate the wiring load capacitance, design the circuit (by inserting a buffer) so that the total device load capacitance does not exceed 40 pF.

- (2) When inserting a damping resistor to suppress noise on the output pins of the V832, use a resistor of 22  $\Omega$  or so at first. Determine the final and optimum value of the resistor by evaluating the board.
- (3) Make the SDRAM and V832 wiring as short as possible. As far as possible, avoid inserting a buffer in the address/data bus to the SDRAM. If inserting a buffer is unavoidable because of the load capacitance, thoroughly study the effect of the buffer on the delay time.



Figure A-1. Recommended Circuit for Inserting Buffer

**Note** Determine the resistance during evaluation.

Remark ××DQM: LLDQM, LUDQM, ULDQM, UUDQM

#### [MEMO]

#### APPENDIX B REGISTER INDEX

# [A]

| ASIM00 (asynchronous serial interface mode register 00) | 148 |
|---------------------------------------------------------|-----|
| ASIM01 (asynchronous serial interface mode register 01) | 150 |
| ASIS0 (asynchronous serial interface status register)   | 151 |

### [B]

| BCTC (bus cycle type control register)              | 109 |
|-----------------------------------------------------|-----|
| BPRM0 (baud rate generator prescaler mode register) | 166 |
| BRG0 (baud rate generator compare register)         | 165 |

#### [C]

| CC10 through CC13 (capture/compare registers)1 | 172 |
|------------------------------------------------|-----|
| CGC (clock control register)                   | 199 |
| CM4 (compare register)1                        | 171 |
| CSIM0 (clocked serial interface register 0)1   | 158 |

# [D]

| DBC (data bus width control register)                                 | 110 |
|-----------------------------------------------------------------------|-----|
| DBC0 through DBC3 (DMA byte count registers 0 through 3)              | 128 |
| DC (DMA control register)                                             | 133 |
| DCHC0 through DCHC3 (DMA channel control registers 0 through 3)       | 130 |
| DDA0H through DDA3H (DMA destination address registers 0H through 3H) | 127 |
| DDA0L through DDA3L (DMA destination address registers 0L through 3L) | 128 |
| DSA0H through DSA3H (DMA source address registers 0H through 3H)      | 125 |
| DSA0L through DSA3L (DMA source address registers 0L through 3L)      | 126 |

# [I]

| ICR (interrupt clear register)          |  |
|-----------------------------------------|--|
| IGP (interrupt group priority register) |  |
| IMOD (ICU mode register)                |  |
| IMR (interrupt request mask register)   |  |
| IRR (interrupt request register)        |  |

# [P]

| PAC (port A control mode register)                   | . 193 |
|------------------------------------------------------|-------|
| PAM (I/O mode register A)                            |       |
| PBC (port B control mode register)                   | . 196 |
| PBM (I/O mode register B)                            |       |
| PC (port control mode register)                      | . 190 |
| PIC0, PIC1 (programmable idle control register 0, 1) | . 113 |
| PLLCR (PLL control register)                         |       |
| PM (I/O mode register)                               | . 189 |
| PMR (power management register)                      |       |
| PORT (I/O port register)                             | . 189 |
| PORTA (I/O port register A)                          |       |
| PORTB (I/O port register B)                          | . 195 |
| PRC (Page-ROM configuration register)                | . 122 |
| PWC0 (programmable wait control register 0)          | . 111 |
| PWC1 (programmable wait control register 1)          | . 112 |

## [R]

| RFC (refresh control register) |  |
|--------------------------------|--|
| RXB0, RXB0L (receive buffer)   |  |

# [S]

| SDC (SDRAM configuration register) | 7 |
|------------------------------------|---|
| SDM (SDRAM mode register)          | ) |
| SIO0 (serial I/O shift register 0) | ) |

# [T]

| TM1 (timer 1) 1                        | 169 |
|----------------------------------------|-----|
| TM4 (timer 4)1                         | 171 |
| TMC1 (timer control register 1)1       |     |
| TMC4 (timer control register 4)1       |     |
| TOC1 (timer output control register)1  |     |
| TOVS (timer overflow status register)1 |     |
| TUM1 (timer unit mode register)        | 174 |
| TXS0, TXS0L (transmit shift register)1 |     |
|                                        |     |

#### APPENDIX C GENERAL INDEX

## [A]

| A1 through A23                | 35  |
|-------------------------------|-----|
| Abort                         | 142 |
| Aborting by MII signal        | 142 |
| Address bus                   | 35  |
| Address multiplex function    | 116 |
| Address space and block       | 108 |
| Asynchronous serial interface | 145 |

#### [B]

| Basic configuration of port                   | 185 |
|-----------------------------------------------|-----|
| Baud rate generator                           | 162 |
| Baud rate generator compare register          | 165 |
| Baud rate generator prescaler mode register . | 166 |
| BCTC                                          | 109 |
| BCYST                                         | 36  |
| BPRM0                                         | 166 |
| BRG0                                          | 165 |
| BT16B                                         | 36  |
| Bus arbitration                               | 105 |
| Bus control signal                            | 35  |
| Bus cycle type control register               | 109 |
| Bus hold cycle                                | 104 |
| Bus sizing                                    | 96  |
| Bus sizing during DMA transfer                | 143 |
|                                               |     |

# [C]

| CAS                       | 39  |
|---------------------------|-----|
| Capture/compare register  | 172 |
| CC10 through CC13         | 172 |
| CGC                       | 199 |
| CKE                       | 39  |
| CLKOUT                    | 37  |
| Clock control register    | 199 |
| Clock output control      | 198 |
| Clock output disable mode |     |
| Clocked serial interface  | 157 |
| CMODE                     | 37  |
| CPU core system register  | 46  |
| CS0 through CS7           | 37  |
| CSI                       | 157 |
|                           |     |

# [D]

| D0 through D3135 |  |
|------------------|--|
| Data bus35       |  |

| Data bus width control register               |           |
|-----------------------------------------------|-----------|
| DBC                                           | 110       |
| DBC0 through DBC3                             | 128       |
| DC                                            | 133       |
| DCHC0 through DCHC3                           | 130       |
| DCK                                           | 41        |
| DDA0 through DDA3                             | 127       |
| DDI                                           | 41        |
| DDO                                           | 41        |
| Debug control signal                          | 41        |
| Debug/trace function                          | 217       |
| Demand transfer mode                          | 135       |
| DMA byte count registers 0 through 3          | 128       |
| DMA channel control registers 0 through 3     | 130       |
| DMA control register                          | .125, 133 |
| DMA control signal                            | 39        |
| DMA destination address registers 0 through 3 | 127       |
| DMA source address registers 0 through 3      | 125       |
| DMA transfer end interrupt                    | 139       |
| DMA transfer end output                       | 141       |
| DMA transfer request                          | 137       |
| DMA transfer type and subject to transfer     | 135       |
| DMAAK0 through DMAAK3                         | 39        |
| DMARQ0 through DMARQ3                         | 39        |
| DMS                                           | 41        |
| DRST                                          |           |
| DSA0 through DSA3                             | 125       |
|                                               |           |

#### [E]

| Ensuring oscillation stabilization time | 210 |
|-----------------------------------------|-----|
| Exception processing                    | 53  |
| External I/O cycle                      | 61  |

#### [G]

| GND_I   |  |
|---------|--|
| GND_O   |  |
| GND_PLL |  |

# [H]

| HALT mode | )7 |
|-----------|----|
| HLDAK     | 35 |
| HLDRQ     | 35 |

# [I]

| I/O circuits of respective pins and recommended |         |
|-------------------------------------------------|---------|
| connections of unused pins                      | 42      |
| IC1                                             | 37      |
| ICR                                             | 56      |
| ICU mode register                               | 58, 179 |
| Idle state                                      | 96      |
| IGP                                             | 55      |
| IMOD                                            | 58, 179 |
| IMR                                             | 57      |
| Initialize                                      | 215     |
| Internal block configuration                    | 27      |
| Internal peripheral I/O space                   | 45      |
| Internal unit                                   | 28      |
| Interrupt clear register                        | 56      |
| Interrupt control register                      | 55      |
| Interrupt control signal                        | 38      |
| Interrupt group priority register               | 55      |
| Interrupt request mask register                 | 57      |
| Interrupt request register                      | 57      |
| Interrupt requests by external input pins       | 60      |
| Interrupt/exception processing                  | 47      |
| INTP00 through INTP03                           | 38      |
| INTP10 through INTP13                           | 38      |
| IORD                                            | 36      |
| IOWR                                            | 36      |
| IRR                                             | 57      |

# [J]

| Judgment of on-page/off-page |  |
|------------------------------|--|
| Sudgment of on-page/on-page  |  |

#### [L]

| LLBEN       | 35  |
|-------------|-----|
| LLDQM       |     |
| Lockup time | 198 |
| LUBEN       |     |
| LUDQM       |     |
|             |     |

### [M]

| Maskable interrupt | . 50 |
|--------------------|------|
| Memory mapped I/O  | 106  |
| MRD                | . 35 |
| MWR                | . 36 |

### [N]

| <b>NMI</b>             |  |
|------------------------|--|
| Non-maskable interrupt |  |

# [P]

| Page-ROM configuration register          |
|------------------------------------------|
| Page-ROM control function122             |
| Page-ROM cycle70                         |
| PIC0, PIC1                               |
| Pin configuration (Top View)25           |
| PLL control register 201                 |
| PLLCR                                    |
| PORT                                     |
| Port control signal 40                   |
| PORT0 through PORT4 40                   |
| PORTA 191                                |
| PORTA0 through PORTA7 40                 |
| PORTB 194                                |
| PORTB0 through PORTB7 40                 |
| Power management mode204                 |
| Power management register                |
| PRC122                                   |
| Priorities of DMA channel137             |
| Priority of maskable interrupt52         |
| Programmable idle control register 0, 1  |
| Programmable wait control register 0 111 |
| Programmable wait control register 1 112 |
| PWC0                                     |
| PWC1 112                                 |

# [R]

| R/W                                       | 36  |
|-------------------------------------------|-----|
| RAS                                       | 38  |
| READY                                     | 35  |
| Real-time pulse control signal            | 40  |
| Refresh function                          | 120 |
| Releasing STOP mode                       | 209 |
| Request from DMARQ pin                    | 137 |
| Request from internal peripheral hardware | 138 |
| Request from software                     | 137 |
| RESET                                     | 37  |
| Reset                                     | 213 |
| Restoring from exception/interrupt        | 54  |
| Restoring from fatal exception routine    | 54  |
| RXD                                       | 40  |

# [S]

| SCLK                   | 40  |
|------------------------|-----|
| SDC                    |     |
| SDCLKOUT               |     |
| SDRAM cycle            | 73  |
| SDRAM control function | 115 |
|                        |     |

| SDRAM control signal  |     |
|-----------------------|-----|
| SDRAM mode register   | 119 |
| Selecting input clock | 198 |
| Serial control signal | 40  |
| SI                    | 40  |
| Single transfer mode  | 134 |
| SO                    | 40  |
| SRAM (ROM) cycle      | 64  |
| Standby mode          | 206 |
| STOP mode             | 208 |
| STOPAK                | 37  |
| System control signal | 37  |
|                       |     |

# [T]

| TC                                        | 39  |
|-------------------------------------------|-----|
| TCLR                                      | 40  |
| Temporary stop by HLDRQ signal or refresh | 142 |
| ΤΙ                                        | 40  |
| Timer 1                                   | 169 |
| Timer 4                                   | 171 |
| Timer control register 1                  | 176 |
| Timer control register 4                  | 177 |
| Timer output control register             | 178 |
| Timer overflow status register            | 179 |
| Timer unit mode register                  | 174 |
| Timer/counter control register            | 174 |
| TMC1                                      | 176 |
| TMC4                                      | 177 |
| TO10                                      | 40  |
| TO11                                      | 40  |
| TOC1                                      | 178 |
| TOVS                                      | 179 |
| Transfer mode                             | 134 |
| TRCDATA0 through TRCDATA3                 | 41  |
| TUM1                                      | 174 |
| TXD                                       | 40  |

### [U]

| UART  | 145 |
|-------|-----|
| ULBEN |     |
| ULDQM |     |
| UUBEN |     |
| UUDQM | 38  |

# [V]

| Vdd_I   | 33 |
|---------|----|
| Vdd_0   | 33 |
| VDD_PLL | 33 |

#### [W]

| Wait control by READY pin | 114 |
|---------------------------|-----|
| Wait control register     | 109 |
| WE                        | 38  |
| Write buffer operation    | 106 |

# [X]

#### [MEMO]



# **Facsimile** Message

| From:   |     |  |
|---------|-----|--|
| Name    |     |  |
| Company |     |  |
| Tel.    | FAX |  |

Although NEC has taken all possible steps to ensure that the documentation supplied to our customers is complete, bug free and up-to-date, we readily accept that errors may occur. Despite all the care and precautions we've taken, you may encounter problems in the documentation. Please complete this form whenever you'd like to report errors or suggest improvements to us.

Address

Thank you for your kind support.

| North America<br>NEC Electronics Inc.<br>Corporate Communications Dept.<br>Fax: 1-800-729-9288<br>1-408-588-6130 | Hong Kong, Philippines, Oceania<br>NEC Electronics Hong Kong Ltd.<br>Fax: +852-2886-9022/9044 | Asian Nations except Philippines<br>NEC Electronics Singapore Pte. Ltd.<br>Fax: +65-250-3583 |
|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Europe<br>NEC Electronics (Europe) GmbH<br>Technical Documentation Dept.<br>Fax: +49-211-6503-274                | <b>Korea</b><br>NEC Electronics Hong Kong Ltd.<br>Seoul Branch<br>Fax: 02-528-4411            | Japan<br>NEC Semiconductor Technical Hotline<br>Fax: 044-548-7900                            |
| <b>South America</b><br>NEC do Brasil S.A.<br>Fax: +55-11-6465-6829                                              | <b>Taiwan</b><br>NEC Electronics Taiwan Ltd.<br>Fax: 02-2719-5951                             |                                                                                              |

I would like to report the following error/make the following suggestion:

Document title:

Document number: \_\_\_\_\_ Page number: \_\_\_\_\_

If possible, please fax the referenced page or drawing.

| <b>Document Rating</b> | Excellent | Good | Acceptable | Poor |
|------------------------|-----------|------|------------|------|
| Clarity                |           |      |            |      |
| Technical Accuracy     |           |      |            |      |
| Organization           |           |      |            |      |