メインコンテンツに移動

説明

The 9DBU0241 is a member of IDT's 1.5 V Ultra-Low-Power (ULP) PCIe family. It has integrated output terminations providing Zo=100 ohms for direct connection to 100 ohm transmission lines. The device has 2 output enables for clock management.

特長

  • Direct connection to 100 ohm transmission lines; saves 8 resistors compared to standard PCIe devices
  • 35 mW typical power consumption in PLL mode; minimal power consumption
  • OE# pins; support DIF power management
  • HCSL-compatible differential input; can be driven by common clock sources
  • LP-HCSL differential clock outputs; reduced power and board space
  • Programmable slew rate for each output; allows tuning for various line lengths
  • Programmable output amplitude; allows tuning for various application environments
  • Pin/software selectable PLL bandwidth and PLL Bypass; minimize phase jitter for each application
  • Outputs blocked until PLL is locked; clean system start-up
  • Configuration can be accomplished with strapping pins; SMBus interface not required for device control
  • 3.3 V tolerant SMBus interface  works with legacy controllers
  • Space-saving 4x4mm 24-pin VFQFPN; minimal board space

製品比較

 

アプリケーション

 
 

モデル

ECADモデル

[製品選択]テーブル内の製品名をクリックするとSamacSysが提供する回路図シンボル、PCBフットプリント、3D CADモデルがご確認いただけます。 お探しのシンボルやモデルが見つからない場合、Webサイトから直接リクエストできます。

Diagram of ECAD Models
 
 
PCI Express (PCIe) Clock Overview by IDT
続きを読む